Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
284115942 |
283945690 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
284115942 |
283945690 |
0 |
0 |
T1 |
181373 |
181286 |
0 |
0 |
T2 |
204576 |
204483 |
0 |
0 |
T3 |
443337 |
443191 |
0 |
0 |
T4 |
138625 |
138501 |
0 |
0 |
T5 |
274200 |
271949 |
0 |
0 |
T6 |
312600 |
312417 |
0 |
0 |
T7 |
307146 |
304636 |
0 |
0 |
T8 |
336502 |
336423 |
0 |
0 |
T9 |
376643 |
376575 |
0 |
0 |
T10 |
33022 |
32850 |
0 |
0 |