Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
329633449 |
329456606 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
329633449 |
329456606 |
0 |
0 |
T1 |
888461 |
888103 |
0 |
0 |
T2 |
396191 |
396050 |
0 |
0 |
T3 |
279398 |
279316 |
0 |
0 |
T4 |
298693 |
298455 |
0 |
0 |
T5 |
687252 |
687081 |
0 |
0 |
T6 |
26691 |
22066 |
0 |
0 |
T7 |
279819 |
279760 |
0 |
0 |
T8 |
426982 |
424128 |
0 |
0 |
T9 |
416676 |
416223 |
0 |
0 |
T10 |
834924 |
834646 |
0 |
0 |