Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
274498293 |
274340399 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
274498293 |
274340399 |
0 |
0 |
T1 |
256438 |
254528 |
0 |
0 |
T2 |
304267 |
304034 |
0 |
0 |
T3 |
135214 |
134997 |
0 |
0 |
T4 |
866211 |
865942 |
0 |
0 |
T5 |
148612 |
148472 |
0 |
0 |
T6 |
71764 |
71292 |
0 |
0 |
T7 |
246553 |
246372 |
0 |
0 |
T8 |
206911 |
206705 |
0 |
0 |
T9 |
50728 |
50611 |
0 |
0 |
T10 |
416785 |
416731 |
0 |
0 |