Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
303958651 |
303786518 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
303958651 |
303786518 |
0 |
0 |
| T1 |
16740 |
16678 |
0 |
0 |
| T2 |
326898 |
326835 |
0 |
0 |
| T3 |
354624 |
354499 |
0 |
0 |
| T4 |
407004 |
404608 |
0 |
0 |
| T5 |
230715 |
230653 |
0 |
0 |
| T6 |
236782 |
236771 |
0 |
0 |
| T7 |
66683 |
66520 |
0 |
0 |
| T8 |
674229 |
674044 |
0 |
0 |
| T9 |
377825 |
377695 |
0 |
0 |
| T10 |
570964 |
570832 |
0 |
0 |