Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
247331559 |
247157266 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
247331559 |
247157266 |
0 |
0 |
T1 |
33057 |
32891 |
0 |
0 |
T2 |
300169 |
297847 |
0 |
0 |
T3 |
34707 |
34567 |
0 |
0 |
T4 |
507847 |
507706 |
0 |
0 |
T5 |
686933 |
686713 |
0 |
0 |
T6 |
52479 |
52027 |
0 |
0 |
T7 |
427723 |
427575 |
0 |
0 |
T8 |
17239 |
17187 |
0 |
0 |
T9 |
544169 |
543983 |
0 |
0 |
T10 |
376663 |
376564 |
0 |
0 |