Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
289477442 |
289306756 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
289477442 |
289306756 |
0 |
0 |
T1 |
224725 |
224713 |
0 |
0 |
T2 |
658418 |
658271 |
0 |
0 |
T3 |
312837 |
312688 |
0 |
0 |
T4 |
17706 |
17638 |
0 |
0 |
T5 |
33053 |
32887 |
0 |
0 |
T6 |
99031 |
98961 |
0 |
0 |
T7 |
370680 |
370451 |
0 |
0 |
T8 |
477113 |
476946 |
0 |
0 |
T9 |
525804 |
525644 |
0 |
0 |
T10 |
148205 |
148156 |
0 |
0 |