Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
271300180 |
271133173 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
271300180 |
271133173 |
0 |
0 |
T1 |
33197 |
33044 |
0 |
0 |
T2 |
116347 |
116220 |
0 |
0 |
T3 |
82650 |
82508 |
0 |
0 |
T4 |
208299 |
206402 |
0 |
0 |
T5 |
410848 |
410756 |
0 |
0 |
T6 |
548109 |
547608 |
0 |
0 |
T7 |
295354 |
295198 |
0 |
0 |
T8 |
17734 |
17672 |
0 |
0 |
T9 |
487388 |
487203 |
0 |
0 |
T10 |
211492 |
211289 |
0 |
0 |