Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
106279452 |
106094971 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106279452 |
106094971 |
0 |
0 |
T1 |
98277 |
98195 |
0 |
0 |
T2 |
21791 |
21706 |
0 |
0 |
T3 |
49785 |
49615 |
0 |
0 |
T4 |
16762 |
16679 |
0 |
0 |
T5 |
34860 |
34682 |
0 |
0 |
T6 |
197216 |
197036 |
0 |
0 |
T7 |
16528 |
16448 |
0 |
0 |
T8 |
25847 |
25777 |
0 |
0 |
T9 |
152660 |
152121 |
0 |
0 |
T10 |
49772 |
49607 |
0 |
0 |