Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
100599971 |
100423258 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
100599971 |
100423258 |
0 |
0 |
| T1 |
50805 |
50686 |
0 |
0 |
| T2 |
102521 |
102181 |
0 |
0 |
| T3 |
635362 |
632077 |
0 |
0 |
| T4 |
17629 |
17553 |
0 |
0 |
| T5 |
53243 |
53076 |
0 |
0 |
| T6 |
25049 |
24955 |
0 |
0 |
| T7 |
33954 |
33759 |
0 |
0 |
| T8 |
33134 |
33000 |
0 |
0 |
| T9 |
24973 |
24874 |
0 |
0 |
| T10 |
50487 |
50308 |
0 |
0 |