Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
91610153 |
91436496 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91610153 |
91436496 |
0 |
0 |
T1 |
50223 |
50068 |
0 |
0 |
T2 |
49564 |
49441 |
0 |
0 |
T3 |
24665 |
24574 |
0 |
0 |
T4 |
50989 |
50851 |
0 |
0 |
T5 |
181125 |
181114 |
0 |
0 |
T6 |
87871 |
87478 |
0 |
0 |
T7 |
25977 |
25905 |
0 |
0 |
T8 |
849980 |
849967 |
0 |
0 |
T9 |
402245 |
400263 |
0 |
0 |
T10 |
249956 |
247700 |
0 |
0 |