Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
81628182 |
81471110 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81628182 |
81471110 |
0 |
0 |
T1 |
49540 |
49381 |
0 |
0 |
T2 |
24732 |
24655 |
0 |
0 |
T3 |
49502 |
49388 |
0 |
0 |
T4 |
25691 |
25595 |
0 |
0 |
T5 |
33258 |
33071 |
0 |
0 |
T6 |
25422 |
25327 |
0 |
0 |
T7 |
79022 |
78725 |
0 |
0 |
T8 |
939895 |
939798 |
0 |
0 |
T9 |
196741 |
196580 |
0 |
0 |
T10 |
51788 |
51589 |
0 |
0 |