Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
95298172 |
95132430 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95298172 |
95132430 |
0 |
0 |
| T1 |
355233 |
353539 |
0 |
0 |
| T2 |
33221 |
33089 |
0 |
0 |
| T3 |
265819 |
265811 |
0 |
0 |
| T4 |
35027 |
34838 |
0 |
0 |
| T5 |
24690 |
24636 |
0 |
0 |
| T6 |
17937 |
17849 |
0 |
0 |
| T7 |
16860 |
16772 |
0 |
0 |
| T8 |
25094 |
25040 |
0 |
0 |
| T9 |
25437 |
25371 |
0 |
0 |
| T10 |
24647 |
24595 |
0 |
0 |