Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
85050510 |
84881395 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85050510 |
84881395 |
0 |
0 |
T1 |
311067 |
308538 |
0 |
0 |
T2 |
16604 |
16529 |
0 |
0 |
T3 |
17689 |
17599 |
0 |
0 |
T4 |
369780 |
367312 |
0 |
0 |
T5 |
25902 |
25839 |
0 |
0 |
T6 |
99162 |
99112 |
0 |
0 |
T7 |
228325 |
226938 |
0 |
0 |
T8 |
199550 |
197702 |
0 |
0 |
T9 |
33224 |
33081 |
0 |
0 |
T10 |
24768 |
24682 |
0 |
0 |