Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
92715874 |
92546186 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92715874 |
92546186 |
0 |
0 |
T1 |
53228 |
53012 |
0 |
0 |
T2 |
17667 |
17572 |
0 |
0 |
T3 |
25044 |
24948 |
0 |
0 |
T4 |
49419 |
49284 |
0 |
0 |
T5 |
24742 |
24660 |
0 |
0 |
T6 |
17691 |
17623 |
0 |
0 |
T7 |
25813 |
25739 |
0 |
0 |
T8 |
255144 |
255133 |
0 |
0 |
T9 |
342293 |
339285 |
0 |
0 |
T10 |
449653 |
447554 |
0 |
0 |