Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
115798855 |
115637812 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115798855 |
115637812 |
0 |
0 |
| T1 |
16823 |
16766 |
0 |
0 |
| T2 |
49517 |
49366 |
0 |
0 |
| T3 |
52397 |
52171 |
0 |
0 |
| T4 |
425664 |
422778 |
0 |
0 |
| T5 |
19639 |
19418 |
0 |
0 |
| T6 |
506337 |
503959 |
0 |
0 |
| T7 |
20978 |
20829 |
0 |
0 |
| T8 |
17243 |
17186 |
0 |
0 |
| T9 |
302130 |
300016 |
0 |
0 |
| T10 |
16559 |
16463 |
0 |
0 |