Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
68404273 |
68237701 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68404273 |
68237701 |
0 |
0 |
T1 |
259234 |
256079 |
0 |
0 |
T2 |
25845 |
25781 |
0 |
0 |
T3 |
49608 |
49423 |
0 |
0 |
T4 |
49557 |
49380 |
0 |
0 |
T5 |
54840 |
54559 |
0 |
0 |
T6 |
52900 |
52652 |
0 |
0 |
T7 |
17598 |
17527 |
0 |
0 |
T8 |
25644 |
25544 |
0 |
0 |
T9 |
33024 |
32861 |
0 |
0 |
T10 |
28071 |
27948 |
0 |
0 |