Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
83654402 |
83506464 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
83654402 |
83506464 |
0 |
0 |
| T1 |
182270 |
180925 |
0 |
0 |
| T2 |
33145 |
33023 |
0 |
0 |
| T3 |
993252 |
992321 |
0 |
0 |
| T4 |
99200 |
99107 |
0 |
0 |
| T5 |
16502 |
16450 |
0 |
0 |
| T6 |
180697 |
179071 |
0 |
0 |
| T7 |
215686 |
215671 |
0 |
0 |
| T8 |
27164 |
26965 |
0 |
0 |
| T9 |
16748 |
16670 |
0 |
0 |
| T10 |
16731 |
16664 |
0 |
0 |