Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
28749306 |
28594186 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28749306 |
28594186 |
0 |
0 |
T1 |
25017 |
24959 |
0 |
0 |
T2 |
36000 |
33627 |
0 |
0 |
T3 |
17674 |
17603 |
0 |
0 |
T4 |
26004 |
25917 |
0 |
0 |
T5 |
49554 |
49360 |
0 |
0 |
T8 |
71260 |
70947 |
0 |
0 |
T9 |
17656 |
17597 |
0 |
0 |
T13 |
49484 |
49355 |
0 |
0 |
T14 |
37934 |
33416 |
0 |
0 |
T15 |
49315 |
49157 |
0 |
0 |