Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
32357037 |
32193758 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32357037 |
32193758 |
0 |
0 |
| T1 |
49580 |
49430 |
0 |
0 |
| T2 |
139848 |
139666 |
0 |
0 |
| T3 |
17470 |
17372 |
0 |
0 |
| T4 |
17620 |
17539 |
0 |
0 |
| T5 |
24673 |
24620 |
0 |
0 |
| T6 |
224193 |
222577 |
0 |
0 |
| T7 |
49335 |
49205 |
0 |
0 |
| T8 |
406919 |
404942 |
0 |
0 |
| T9 |
17436 |
17376 |
0 |
0 |
| T10 |
17979 |
17902 |
0 |
0 |