Line Coverage for Module : 
prim_generic_rom
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 2 | 66.67 | 
| CONT_ASSIGN | 22 | 1 | 0 | 0.00 | 
| ALWAYS | 27 | 2 | 2 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv' or '../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 22 | 
0 | 
1 | 
| 27 | 
1 | 
1 | 
| 28 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Branch Coverage for Module : 
prim_generic_rom
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
27 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv' or '../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	27	if (req_i)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_generic_rom
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
noXOnCsI | 
43544639 | 
43544639 | 
0 | 
0 | 
noXOnCsI
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43544639 | 
0 | 
0 | 
| T1 | 
624629 | 
624629 | 
0 | 
0 | 
| T2 | 
33050 | 
33050 | 
0 | 
0 | 
| T3 | 
68539 | 
68539 | 
0 | 
0 | 
| T4 | 
115229 | 
115229 | 
0 | 
0 | 
| T5 | 
49658 | 
49658 | 
0 | 
0 | 
| T6 | 
24912 | 
24912 | 
0 | 
0 | 
| T7 | 
372307 | 
372307 | 
0 | 
0 | 
| T8 | 
17544 | 
17544 | 
0 | 
0 | 
| T9 | 
406273 | 
406273 | 
0 | 
0 | 
| T10 | 
382231 | 
382231 | 
0 | 
0 |