Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
43544639 |
43372761 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43544639 |
43372761 |
0 |
0 |
| T1 |
624629 |
621993 |
0 |
0 |
| T2 |
33050 |
32896 |
0 |
0 |
| T3 |
68539 |
68232 |
0 |
0 |
| T4 |
115229 |
113643 |
0 |
0 |
| T5 |
49658 |
49518 |
0 |
0 |
| T6 |
24912 |
24850 |
0 |
0 |
| T7 |
372307 |
372206 |
0 |
0 |
| T8 |
17544 |
17446 |
0 |
0 |
| T9 |
406273 |
406058 |
0 |
0 |
| T10 |
382231 |
379984 |
0 |
0 |