Line Coverage for Module : 
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Line Coverage for Module : 
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Line Coverage for Module : 
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T3,T7 | 
| 1 | Covered | T1,T2,T3 | 
Cond Coverage for Module : 
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T3,T7 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T3,T7 | 
| 1 | Covered | T1,T2,T3 | 
Cond Coverage for Module : 
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 24 | 19 | 79.17 | 
| Logical | 24 | 19 | 79.17 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T3,T7 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T7 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T3,T7 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T3,T7 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Branch Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T7 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Branch Coverage for Module : 
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=2,OutputZeroIfEmpty=1,Secure=1,DepthW=2,gen_normal_fifo.PtrW=1 ) 
Branch Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T7 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
130633917 | 
1885503 | 
0 | 
0 | 
| T1 | 
1873887 | 
45 | 
0 | 
0 | 
| T2 | 
99150 | 
0 | 
0 | 
0 | 
| T3 | 
205617 | 
992 | 
0 | 
0 | 
| T4 | 
345687 | 
0 | 
0 | 
0 | 
| T5 | 
148974 | 
0 | 
0 | 
0 | 
| T6 | 
74736 | 
0 | 
0 | 
0 | 
| T7 | 
1116921 | 
32811 | 
0 | 
0 | 
| T8 | 
52632 | 
102 | 
0 | 
0 | 
| T9 | 
1218819 | 
104699 | 
0 | 
0 | 
| T10 | 
1146693 | 
9 | 
0 | 
0 | 
| T11 | 
0 | 
61057 | 
0 | 
0 | 
| T13 | 
0 | 
729 | 
0 | 
0 | 
| T14 | 
0 | 
140719 | 
0 | 
0 | 
| T15 | 
0 | 
1139 | 
0 | 
0 | 
| T16 | 
0 | 
530 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
130633917 | 
130118283 | 
0 | 
0 | 
| T1 | 
1873887 | 
1865979 | 
0 | 
0 | 
| T2 | 
99150 | 
98688 | 
0 | 
0 | 
| T3 | 
205617 | 
204696 | 
0 | 
0 | 
| T4 | 
345687 | 
340929 | 
0 | 
0 | 
| T5 | 
148974 | 
148554 | 
0 | 
0 | 
| T6 | 
74736 | 
74550 | 
0 | 
0 | 
| T7 | 
1116921 | 
1116618 | 
0 | 
0 | 
| T8 | 
52632 | 
52338 | 
0 | 
0 | 
| T9 | 
1218819 | 
1218174 | 
0 | 
0 | 
| T10 | 
1146693 | 
1139952 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
130633917 | 
130118283 | 
0 | 
0 | 
| T1 | 
1873887 | 
1865979 | 
0 | 
0 | 
| T2 | 
99150 | 
98688 | 
0 | 
0 | 
| T3 | 
205617 | 
204696 | 
0 | 
0 | 
| T4 | 
345687 | 
340929 | 
0 | 
0 | 
| T5 | 
148974 | 
148554 | 
0 | 
0 | 
| T6 | 
74736 | 
74550 | 
0 | 
0 | 
| T7 | 
1116921 | 
1116618 | 
0 | 
0 | 
| T8 | 
52632 | 
52338 | 
0 | 
0 | 
| T9 | 
1218819 | 
1218174 | 
0 | 
0 | 
| T10 | 
1146693 | 
1139952 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
130633917 | 
130118283 | 
0 | 
0 | 
| T1 | 
1873887 | 
1865979 | 
0 | 
0 | 
| T2 | 
99150 | 
98688 | 
0 | 
0 | 
| T3 | 
205617 | 
204696 | 
0 | 
0 | 
| T4 | 
345687 | 
340929 | 
0 | 
0 | 
| T5 | 
148974 | 
148554 | 
0 | 
0 | 
| T6 | 
74736 | 
74550 | 
0 | 
0 | 
| T7 | 
1116921 | 
1116618 | 
0 | 
0 | 
| T8 | 
52632 | 
52338 | 
0 | 
0 | 
| T9 | 
1218819 | 
1218174 | 
0 | 
0 | 
| T10 | 
1146693 | 
1139952 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
130633917 | 
1885503 | 
0 | 
0 | 
| T1 | 
1873887 | 
45 | 
0 | 
0 | 
| T2 | 
99150 | 
0 | 
0 | 
0 | 
| T3 | 
205617 | 
992 | 
0 | 
0 | 
| T4 | 
345687 | 
0 | 
0 | 
0 | 
| T5 | 
148974 | 
0 | 
0 | 
0 | 
| T6 | 
74736 | 
0 | 
0 | 
0 | 
| T7 | 
1116921 | 
32811 | 
0 | 
0 | 
| T8 | 
52632 | 
102 | 
0 | 
0 | 
| T9 | 
1218819 | 
104699 | 
0 | 
0 | 
| T10 | 
1146693 | 
9 | 
0 | 
0 | 
| T11 | 
0 | 
61057 | 
0 | 
0 | 
| T13 | 
0 | 
729 | 
0 | 
0 | 
| T14 | 
0 | 
140719 | 
0 | 
0 | 
| T15 | 
0 | 
1139 | 
0 | 
0 | 
| T16 | 
0 | 
530 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tl_adapter_rom.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tl_adapter_rom.u_sramreqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 9 | 56.25 | 
| Logical | 16 | 9 | 56.25 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T3,T7 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tl_adapter_rom.u_sramreqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T7 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tl_adapter_rom.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
28851 | 
0 | 
0 | 
| T1 | 
624629 | 
15 | 
0 | 
0 | 
| T2 | 
33050 | 
0 | 
0 | 
0 | 
| T3 | 
68539 | 
88 | 
0 | 
0 | 
| T4 | 
115229 | 
0 | 
0 | 
0 | 
| T5 | 
49658 | 
0 | 
0 | 
0 | 
| T6 | 
24912 | 
0 | 
0 | 
0 | 
| T7 | 
372307 | 
422 | 
0 | 
0 | 
| T8 | 
17544 | 
34 | 
0 | 
0 | 
| T9 | 
406273 | 
426 | 
0 | 
0 | 
| T10 | 
382231 | 
3 | 
0 | 
0 | 
| T11 | 
0 | 
337 | 
0 | 
0 | 
| T13 | 
0 | 
61 | 
0 | 
0 | 
| T14 | 
0 | 
571 | 
0 | 
0 | 
| T15 | 
0 | 
280 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
28851 | 
0 | 
0 | 
| T1 | 
624629 | 
15 | 
0 | 
0 | 
| T2 | 
33050 | 
0 | 
0 | 
0 | 
| T3 | 
68539 | 
88 | 
0 | 
0 | 
| T4 | 
115229 | 
0 | 
0 | 
0 | 
| T5 | 
49658 | 
0 | 
0 | 
0 | 
| T6 | 
24912 | 
0 | 
0 | 
0 | 
| T7 | 
372307 | 
422 | 
0 | 
0 | 
| T8 | 
17544 | 
34 | 
0 | 
0 | 
| T9 | 
406273 | 
426 | 
0 | 
0 | 
| T10 | 
382231 | 
3 | 
0 | 
0 | 
| T11 | 
0 | 
337 | 
0 | 
0 | 
| T13 | 
0 | 
61 | 
0 | 
0 | 
| T14 | 
0 | 
571 | 
0 | 
0 | 
| T15 | 
0 | 
280 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tl_adapter_rom.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tl_adapter_rom.u_reqfifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T3,T7 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T3,T7 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tl_adapter_rom.u_reqfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T7 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tl_adapter_rom.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
1802910 | 
0 | 
0 | 
| T1 | 
624629 | 
15 | 
0 | 
0 | 
| T2 | 
33050 | 
0 | 
0 | 
0 | 
| T3 | 
68539 | 
452 | 
0 | 
0 | 
| T4 | 
115229 | 
0 | 
0 | 
0 | 
| T5 | 
49658 | 
0 | 
0 | 
0 | 
| T6 | 
24912 | 
0 | 
0 | 
0 | 
| T7 | 
372307 | 
31967 | 
0 | 
0 | 
| T8 | 
17544 | 
34 | 
0 | 
0 | 
| T9 | 
406273 | 
101857 | 
0 | 
0 | 
| T10 | 
382231 | 
3 | 
0 | 
0 | 
| T11 | 
0 | 
59757 | 
0 | 
0 | 
| T13 | 
0 | 
334 | 
0 | 
0 | 
| T14 | 
0 | 
137001 | 
0 | 
0 | 
| T16 | 
0 | 
530 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
1802910 | 
0 | 
0 | 
| T1 | 
624629 | 
15 | 
0 | 
0 | 
| T2 | 
33050 | 
0 | 
0 | 
0 | 
| T3 | 
68539 | 
452 | 
0 | 
0 | 
| T4 | 
115229 | 
0 | 
0 | 
0 | 
| T5 | 
49658 | 
0 | 
0 | 
0 | 
| T6 | 
24912 | 
0 | 
0 | 
0 | 
| T7 | 
372307 | 
31967 | 
0 | 
0 | 
| T8 | 
17544 | 
34 | 
0 | 
0 | 
| T9 | 
406273 | 
101857 | 
0 | 
0 | 
| T10 | 
382231 | 
3 | 
0 | 
0 | 
| T11 | 
0 | 
59757 | 
0 | 
0 | 
| T13 | 
0 | 
334 | 
0 | 
0 | 
| T14 | 
0 | 
137001 | 
0 | 
0 | 
| T16 | 
0 | 
530 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tl_adapter_rom.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tl_adapter_rom.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 19 | 79.17 | 
| Logical | 24 | 19 | 79.17 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T3,T7 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T7 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T7 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T7 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T9,T13 | 
| 1 | 0 | Covered | T1,T3,T7 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T3,T7 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tl_adapter_rom.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
123 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T7 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	123	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T7 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tl_adapter_rom.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
53742 | 
0 | 
0 | 
| T1 | 
624629 | 
15 | 
0 | 
0 | 
| T2 | 
33050 | 
0 | 
0 | 
0 | 
| T3 | 
68539 | 
452 | 
0 | 
0 | 
| T4 | 
115229 | 
0 | 
0 | 
0 | 
| T5 | 
49658 | 
0 | 
0 | 
0 | 
| T6 | 
24912 | 
0 | 
0 | 
0 | 
| T7 | 
372307 | 
422 | 
0 | 
0 | 
| T8 | 
17544 | 
34 | 
0 | 
0 | 
| T9 | 
406273 | 
2416 | 
0 | 
0 | 
| T10 | 
382231 | 
3 | 
0 | 
0 | 
| T11 | 
0 | 
963 | 
0 | 
0 | 
| T13 | 
0 | 
334 | 
0 | 
0 | 
| T14 | 
0 | 
3147 | 
0 | 
0 | 
| T15 | 
0 | 
859 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
43372761 | 
0 | 
0 | 
| T1 | 
624629 | 
621993 | 
0 | 
0 | 
| T2 | 
33050 | 
32896 | 
0 | 
0 | 
| T3 | 
68539 | 
68232 | 
0 | 
0 | 
| T4 | 
115229 | 
113643 | 
0 | 
0 | 
| T5 | 
49658 | 
49518 | 
0 | 
0 | 
| T6 | 
24912 | 
24850 | 
0 | 
0 | 
| T7 | 
372307 | 
372206 | 
0 | 
0 | 
| T8 | 
17544 | 
17446 | 
0 | 
0 | 
| T9 | 
406273 | 
406058 | 
0 | 
0 | 
| T10 | 
382231 | 
379984 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43544639 | 
53742 | 
0 | 
0 | 
| T1 | 
624629 | 
15 | 
0 | 
0 | 
| T2 | 
33050 | 
0 | 
0 | 
0 | 
| T3 | 
68539 | 
452 | 
0 | 
0 | 
| T4 | 
115229 | 
0 | 
0 | 
0 | 
| T5 | 
49658 | 
0 | 
0 | 
0 | 
| T6 | 
24912 | 
0 | 
0 | 
0 | 
| T7 | 
372307 | 
422 | 
0 | 
0 | 
| T8 | 
17544 | 
34 | 
0 | 
0 | 
| T9 | 
406273 | 
2416 | 
0 | 
0 | 
| T10 | 
382231 | 
3 | 
0 | 
0 | 
| T11 | 
0 | 
963 | 
0 | 
0 | 
| T13 | 
0 | 
334 | 
0 | 
0 | 
| T14 | 
0 | 
3147 | 
0 | 
0 | 
| T15 | 
0 | 
859 | 
0 | 
0 |