Line Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
43220971 | 
43043830 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
43220971 | 
43043830 | 
0 | 
0 | 
| T1 | 
26095 | 
26040 | 
0 | 
0 | 
| T2 | 
78955 | 
78673 | 
0 | 
0 | 
| T3 | 
16547 | 
16463 | 
0 | 
0 | 
| T4 | 
77661 | 
77295 | 
0 | 
0 | 
| T5 | 
49615 | 
49488 | 
0 | 
0 | 
| T6 | 
49540 | 
49388 | 
0 | 
0 | 
| T7 | 
98290 | 
98193 | 
0 | 
0 | 
| T8 | 
18142 | 
18048 | 
0 | 
0 | 
| T9 | 
33219 | 
33069 | 
0 | 
0 | 
| T10 | 
155530 | 
155387 | 
0 | 
0 |