Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
43158557 |
42990878 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43158557 |
42990878 |
0 |
0 |
T1 |
312772 |
312626 |
0 |
0 |
T2 |
242948 |
241762 |
0 |
0 |
T3 |
24843 |
24772 |
0 |
0 |
T4 |
49860 |
49735 |
0 |
0 |
T5 |
511899 |
509763 |
0 |
0 |
T6 |
16566 |
16480 |
0 |
0 |
T7 |
454329 |
454163 |
0 |
0 |
T8 |
25833 |
25773 |
0 |
0 |
T9 |
613847 |
610609 |
0 |
0 |
T10 |
16554 |
16460 |
0 |
0 |