Line Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
41163978 | 
40999730 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
41163978 | 
40999730 | 
0 | 
0 | 
| T1 | 
99624 | 
99531 | 
0 | 
0 | 
| T2 | 
405726 | 
405387 | 
0 | 
0 | 
| T3 | 
480951 | 
477181 | 
0 | 
0 | 
| T4 | 
33213 | 
33074 | 
0 | 
0 | 
| T5 | 
75766 | 
75535 | 
0 | 
0 | 
| T6 | 
447879 | 
445117 | 
0 | 
0 | 
| T7 | 
16624 | 
16526 | 
0 | 
0 | 
| T8 | 
17204 | 
17137 | 
0 | 
0 | 
| T9 | 
17893 | 
17842 | 
0 | 
0 | 
| T10 | 
100434 | 
100357 | 
0 | 
0 |