SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.u_reg_regs.u_chk.u_tlul_data_integ_dec.u_data_chk | 100.00 | 100.00 | |||||
tb.dut.tl_adapter_host_sba.u_rsp_chk.gen_rsp_data_intg_check.u_tlul_data_integ_dec.u_data_chk | 100.00 | 100.00 | |||||
tb.dut.i_tlul_adapter_reg.gen_cmd_intg_check.u_cmd_intg_chk.u_tlul_data_integ_dec.u_data_chk | 100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_tlul_data_integ_dec |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | gen_rsp_data_intg_check.u_tlul_data_integ_dec |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_tlul_data_integ_dec |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T1,T2,T31 | Yes | T1,T2,T14 | OUTPUT |
err_o[1:0] | Yes | Yes | T2,T3,T14 | Yes | T2,T31,T8 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T1,T14,T30 | Yes | T1,T14,T30 | INPUT |
data_o[31:0] | Yes | Yes | T1,T14,T30 | Yes | T1,T14,T30 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T1,T8,T24 | Yes | T1,T14,T8 | OUTPUT |
err_o[1:0] | Yes | Yes | T14,T8,T24 | Yes | T8,T24,T25 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T1,T2,T14 | Yes | T1,T2,T14 | INPUT |
data_o[31:0] | Yes | Yes | T1,T2,T14 | Yes | T1,T2,T14 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T2,T31,T8 | Yes | T2,T31,T8 | OUTPUT |
err_o[1:0] | Yes | Yes | T2,T31,T8 | Yes | T2,T31,T8 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T3,T8,T4 | Yes | T3,T14,T8 | INPUT |
data_o[31:0] | Yes | Yes | T3,T8,T4 | Yes | T3,T14,T8 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T4,T5,T55 | Yes | T2,T4,T80 | OUTPUT |
err_o[1:0] | Yes | Yes | T2,T3,T8 | Yes | T8,T4,T5 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |