Line Coverage for Module :
rv_dm_enable_checker
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 36 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_rv_dm_sva_0.1/rv_dm_enable_checker.sv' or '../src/lowrisc_dv_rv_dm_sva_0.1/rv_dm_enable_checker.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 29 |
1 |
1 |
| 36 |
1 |
1 |
Assert Coverage for Module :
rv_dm_enable_checker
Assertion Details
DebugRequestNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119386541 |
119339990 |
0 |
0 |
| T1 |
487532 |
486739 |
0 |
0 |
| T2 |
169381 |
169009 |
0 |
0 |
| T3 |
5650 |
5553 |
0 |
0 |
| T4 |
488829 |
488629 |
0 |
0 |
| T7 |
421316 |
421199 |
0 |
0 |
| T8 |
6912 |
6844 |
0 |
0 |
| T9 |
19802 |
19747 |
0 |
0 |
| T15 |
409765 |
409686 |
0 |
0 |
| T27 |
22354 |
22278 |
0 |
0 |
| T28 |
6103 |
6052 |
0 |
0 |
MemTLResponseWithoutDebugIsError_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119386541 |
119339990 |
0 |
0 |
| T1 |
487532 |
486739 |
0 |
0 |
| T2 |
169381 |
169009 |
0 |
0 |
| T3 |
5650 |
5553 |
0 |
0 |
| T4 |
488829 |
488629 |
0 |
0 |
| T7 |
421316 |
421199 |
0 |
0 |
| T8 |
6912 |
6844 |
0 |
0 |
| T9 |
19802 |
19747 |
0 |
0 |
| T15 |
409765 |
409686 |
0 |
0 |
| T27 |
22354 |
22278 |
0 |
0 |
| T28 |
6103 |
6052 |
0 |
0 |
NdmResetAckNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119386541 |
119339990 |
0 |
0 |
| T1 |
487532 |
486739 |
0 |
0 |
| T2 |
169381 |
169009 |
0 |
0 |
| T3 |
5650 |
5553 |
0 |
0 |
| T4 |
488829 |
488629 |
0 |
0 |
| T7 |
421316 |
421199 |
0 |
0 |
| T8 |
6912 |
6844 |
0 |
0 |
| T9 |
19802 |
19747 |
0 |
0 |
| T15 |
409765 |
409686 |
0 |
0 |
| T27 |
22354 |
22278 |
0 |
0 |
| T28 |
6103 |
6052 |
0 |
0 |
SbaTLRequestNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119386541 |
119339990 |
0 |
0 |
| T1 |
487532 |
486739 |
0 |
0 |
| T2 |
169381 |
169009 |
0 |
0 |
| T3 |
5650 |
5553 |
0 |
0 |
| T4 |
488829 |
488629 |
0 |
0 |
| T7 |
421316 |
421199 |
0 |
0 |
| T8 |
6912 |
6844 |
0 |
0 |
| T9 |
19802 |
19747 |
0 |
0 |
| T15 |
409765 |
409686 |
0 |
0 |
| T27 |
22354 |
22278 |
0 |
0 |
| T28 |
6103 |
6052 |
0 |
0 |