Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
79.17 100.00 66.67 100.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
79.17 100.00 66.67 100.00 50.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.83 100.00 87.50 100.00 i_cdc_req


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_rz_hs_protocol.ack_sync 100.00 100.00 100.00
gen_rz_hs_protocol.req_sync 100.00 100.00 100.00



Module Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
79.17 100.00 66.67 100.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
79.17 100.00 66.67 100.00 50.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.78 100.00 93.33 100.00 i_cdc_resp


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_rz_hs_protocol.ack_sync 100.00 100.00 100.00
gen_rz_hs_protocol.req_sync 100.00 100.00 100.00

Line Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL2727100.00
CONT_ASSIGN5500
ALWAYS751010100.00
ALWAYS11733100.00
ALWAYS1261111100.00
ALWAYS16933100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 unreachable
75 1 1
76 1 1
77 1 1
79 1 1
83 1 1
84 1 1
MISSING_ELSE
88 1 1
90 1 1
93 1 1
94 1 1
MISSING_ELSE
117 1 1
118 1 1
120 1 1
126 1 1
127 1 1
128 1 1
130 1 1
132 1 1
134 1 1
137 1 1
138 1 1
MISSING_ELSE
MISSING_ELSE
143 1 1
145 1 1
146 1 1
MISSING_ELSE
169 1 1
170 1 1
172 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Module : prim_sync_reqack
TotalCoveredPercent
Conditions6466.67
Logical6466.67
Non-Logical00
Event00

 LINE       83
 EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
             ---------------1---------------    ----2----
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       93
 EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
             -------1------    -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

Branch Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
Branches 13 13 100.00
CASE 79 4 4 100.00
IF 117 2 2 100.00
CASE 130 5 5 100.00
IF 169 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 79 case (gen_rz_hs_protocol.src_fsm_q) -2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i)) -3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))

Branches:
-1--2--3-StatusTests
LoSt 1 - Covered T1,T2,T3
LoSt 0 - Covered T1,T2,T3
HiSt - 1 Covered T1,T2,T3
HiSt - 0 Covered T1,T2,T3


LineNo. Expression -1-: 117 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 130 case (gen_rz_hs_protocol.dst_fsm_q) -2-: 132 if (gen_rz_hs_protocol.dst_req) -3-: 137 if (dst_ack_i) -4-: 145 if ((!gen_rz_hs_protocol.dst_req))

Branches:
-1--2--3--4-StatusTests
LoSt 1 1 - Covered T1,T2,T3
LoSt 1 0 - Covered T1,T2,T3
LoSt 0 - - Covered T1,T2,T3
HiSt - - 1 Covered T1,T2,T3
HiSt - - 0 Covered T1,T2,T3


LineNo. Expression -1-: 169 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 1 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 1 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 113284876 79320 0 0
SyncReqAckHoldReq 113284876 0 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 113284876 79320 0 0
T1 723105 550 0 0
T2 121966 148 0 0
T3 467239 182 0 0
T4 478753 116 0 0
T5 70971 74 0 0
T8 11362 14 0 0
T24 48286 206 0 0
T29 6330 2 0 0
T30 156913 246 0 0
T31 1843 2 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 113284876 0 0 0

Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL2727100.00
CONT_ASSIGN5500
ALWAYS751010100.00
ALWAYS11733100.00
ALWAYS1261111100.00
ALWAYS16933100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 unreachable
75 1 1
76 1 1
77 1 1
79 1 1
83 1 1
84 1 1
MISSING_ELSE
88 1 1
90 1 1
93 1 1
94 1 1
MISSING_ELSE
117 1 1
118 1 1
120 1 1
126 1 1
127 1 1
128 1 1
130 1 1
132 1 1
134 1 1
137 1 1
138 1 1
MISSING_ELSE
MISSING_ELSE
143 1 1
145 1 1
146 1 1
MISSING_ELSE
169 1 1
170 1 1
172 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
TotalCoveredPercent
Conditions6466.67
Logical6466.67
Non-Logical00
Event00

 LINE       83
 EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
             ---------------1---------------    ----2----
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       93
 EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
             -------1------    -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
Line No.TotalCoveredPercent
Branches 13 13 100.00
CASE 79 4 4 100.00
IF 117 2 2 100.00
CASE 130 5 5 100.00
IF 169 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 79 case (gen_rz_hs_protocol.src_fsm_q) -2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i)) -3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))

Branches:
-1--2--3-StatusTests
LoSt 1 - Covered T1,T2,T3
LoSt 0 - Covered T1,T2,T3
HiSt - 1 Covered T1,T2,T3
HiSt - 0 Covered T1,T2,T3


LineNo. Expression -1-: 117 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 130 case (gen_rz_hs_protocol.dst_fsm_q) -2-: 132 if (gen_rz_hs_protocol.dst_req) -3-: 137 if (dst_ack_i) -4-: 145 if ((!gen_rz_hs_protocol.dst_req))

Branches:
-1--2--3--4-StatusTests
LoSt 1 1 - Covered T1,T2,T3
LoSt 1 0 - Covered T1,T2,T3
LoSt 0 - - Covered T1,T2,T3
HiSt - - 1 Covered T1,T2,T3
HiSt - - 0 Covered T1,T2,T3


LineNo. Expression -1-: 169 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 1 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 1 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 108597141 39661 0 0
SyncReqAckHoldReq 4687735 0 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 108597141 39661 0 0
T1 692381 275 0 0
T2 113715 74 0 0
T3 456823 91 0 0
T4 472011 58 0 0
T5 66783 37 0 0
T8 10632 7 0 0
T24 36737 103 0 0
T29 6185 1 0 0
T30 143508 123 0 0
T31 1691 1 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 4687735 0 0 0

Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL2727100.00
CONT_ASSIGN5500
ALWAYS751010100.00
ALWAYS11733100.00
ALWAYS1261111100.00
ALWAYS16933100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 unreachable
75 1 1
76 1 1
77 1 1
79 1 1
83 1 1
84 1 1
MISSING_ELSE
88 1 1
90 1 1
93 1 1
94 1 1
MISSING_ELSE
117 1 1
118 1 1
120 1 1
126 1 1
127 1 1
128 1 1
130 1 1
132 1 1
134 1 1
137 1 1
138 1 1
==> MISSING_ELSE
MISSING_ELSE
143 1 1
145 1 1
146 1 1
MISSING_ELSE
169 1 1
170 1 1
172 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
TotalCoveredPercent
Conditions6466.67
Logical6466.67
Non-Logical00
Event00

 LINE       83
 EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
             ---------------1---------------    ----2----
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       93
 EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
             -------1------    -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
Line No.TotalCoveredPercent
Branches 12 12 100.00
CASE 79 4 4 100.00
IF 117 2 2 100.00
CASE 130 4 4 100.00
IF 169 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 79 case (gen_rz_hs_protocol.src_fsm_q) -2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i)) -3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))

Branches:
-1--2--3-StatusTests
LoSt 1 - Covered T1,T2,T3
LoSt 0 - Covered T1,T2,T3
HiSt - 1 Covered T1,T2,T3
HiSt - 0 Covered T1,T2,T3


LineNo. Expression -1-: 117 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 130 case (gen_rz_hs_protocol.dst_fsm_q) -2-: 132 if (gen_rz_hs_protocol.dst_req) -3-: 137 if (dst_ack_i) -4-: 145 if ((!gen_rz_hs_protocol.dst_req))

Branches:
-1--2--3--4-StatusTestsExclude Annotation
LoSt 1 1 - Covered T1,T2,T3
LoSt 1 0 - Excluded VC_COV_UNR
LoSt 0 - - Covered T1,T2,T3
HiSt - - 1 Covered T1,T2,T3
HiSt - - 0 Covered T1,T2,T3


LineNo. Expression -1-: 169 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 1 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 1 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 4687735 39659 0 0
SyncReqAckHoldReq 108597141 0 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 4687735 39659 0 0
T1 30724 275 0 0
T2 8251 74 0 0
T3 10416 91 0 0
T4 6742 58 0 0
T5 4188 37 0 0
T8 730 7 0 0
T24 11549 103 0 0
T29 145 1 0 0
T30 13405 123 0 0
T31 152 1 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 108597141 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%