Line Coverage for Module :
rv_dm_enable_checker
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 29 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 36 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_rv_dm_sva_0.1/rv_dm_enable_checker.sv' or '../src/lowrisc_dv_rv_dm_sva_0.1/rv_dm_enable_checker.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 29 |
1 |
1 |
| 36 |
1 |
1 |
Assert Coverage for Module :
rv_dm_enable_checker
Assertion Details
DebugRequestNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45741897 |
45681070 |
0 |
0 |
| T1 |
551404 |
551100 |
0 |
0 |
| T2 |
69872 |
69523 |
0 |
0 |
| T3 |
9775 |
9705 |
0 |
0 |
| T4 |
173240 |
172892 |
0 |
0 |
| T6 |
185725 |
185513 |
0 |
0 |
| T7 |
8194 |
8122 |
0 |
0 |
| T13 |
186504 |
186434 |
0 |
0 |
| T14 |
5660 |
5589 |
0 |
0 |
| T26 |
650049 |
649893 |
0 |
0 |
| T29 |
5932 |
5859 |
0 |
0 |
MemTLResponseWithoutDebugIsError_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45619766 |
45558939 |
0 |
0 |
| T1 |
551404 |
551100 |
0 |
0 |
| T2 |
69872 |
69523 |
0 |
0 |
| T3 |
9775 |
9705 |
0 |
0 |
| T4 |
173240 |
172892 |
0 |
0 |
| T6 |
185725 |
185513 |
0 |
0 |
| T7 |
8194 |
8122 |
0 |
0 |
| T13 |
186504 |
186434 |
0 |
0 |
| T14 |
1711 |
1640 |
0 |
0 |
| T26 |
650049 |
649893 |
0 |
0 |
| T29 |
5932 |
5859 |
0 |
0 |
NdmResetAckNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45742798 |
45681971 |
0 |
0 |
| T1 |
551404 |
551100 |
0 |
0 |
| T2 |
69872 |
69523 |
0 |
0 |
| T3 |
9775 |
9705 |
0 |
0 |
| T4 |
173240 |
172892 |
0 |
0 |
| T6 |
185725 |
185513 |
0 |
0 |
| T7 |
8194 |
8122 |
0 |
0 |
| T13 |
186504 |
186434 |
0 |
0 |
| T14 |
5760 |
5689 |
0 |
0 |
| T26 |
650049 |
649893 |
0 |
0 |
| T29 |
5932 |
5859 |
0 |
0 |
SbaTLRequestNeedsDebug_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
45619766 |
45558939 |
0 |
0 |
| T1 |
551404 |
551100 |
0 |
0 |
| T2 |
69872 |
69523 |
0 |
0 |
| T3 |
9775 |
9705 |
0 |
0 |
| T4 |
173240 |
172892 |
0 |
0 |
| T6 |
185725 |
185513 |
0 |
0 |
| T7 |
8194 |
8122 |
0 |
0 |
| T13 |
186504 |
186434 |
0 |
0 |
| T14 |
1711 |
1640 |
0 |
0 |
| T26 |
650049 |
649893 |
0 |
0 |
| T29 |
5932 |
5859 |
0 |
0 |