Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_secded_inv_64_57_dec
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_11/rv_timer-sim-vcs/default/sim-vcs/../src/lowrisc_prim_secded_0.1/rtl/prim_secded_inv_64_57_dec.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg.u_chk.u_chk 100.00 100.00



Module Instance : tb.dut.u_reg.u_chk.u_chk

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_chk


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_secded_inv_64_57_dec
TotalCoveredPercent
Totals 4 4 100.00
Total Bits 232 232 100.00
Total Bits 0->1 116 116 100.00
Total Bits 1->0 116 116 100.00

Ports 4 4 100.00
Port Bits 232 232 100.00
Port Bits 0->1 116 116 100.00
Port Bits 1->0 116 116 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
data_i[42:0] Yes Yes *T3,*T5,*T6 Yes T3,T5,T6 INPUT
data_i[56:43] Unreachable Unreachable Unreachable INPUT
data_i[63:57] Yes Yes T3,T5,T6 Yes T3,T5,T6 INPUT
data_o[56:0] Yes Yes T3,T5,T6 Yes T3,T5,T6 OUTPUT
syndrome_o[6:0] Yes Yes T7,T9,T18 Yes T7,T9,T18 OUTPUT
err_o[1:0] Yes Yes T7,T9,T18 Yes T7,T9,T18 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%