Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 26 | 18 | 69.23 |
Logical | 26 | 18 | 69.23 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T11 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T11 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T3,T11 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
58515 |
0 |
0 |
T1 |
280166 |
598 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
384 |
0 |
0 |
T4 |
28034 |
0 |
0 |
0 |
T5 |
39133 |
0 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
0 |
0 |
0 |
T8 |
348271 |
0 |
0 |
0 |
T9 |
21874 |
0 |
0 |
0 |
T10 |
332922 |
0 |
0 |
0 |
T11 |
0 |
265 |
0 |
0 |
T22 |
0 |
284 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
96 |
0 |
0 |
T26 |
0 |
289 |
0 |
0 |
T27 |
0 |
546 |
0 |
0 |
T28 |
0 |
399 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
58515 |
0 |
0 |
T1 |
280166 |
598 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
384 |
0 |
0 |
T4 |
28034 |
0 |
0 |
0 |
T5 |
39133 |
0 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
0 |
0 |
0 |
T8 |
348271 |
0 |
0 |
0 |
T9 |
21874 |
0 |
0 |
0 |
T10 |
332922 |
0 |
0 |
0 |
T11 |
0 |
265 |
0 |
0 |
T22 |
0 |
284 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
96 |
0 |
0 |
T26 |
0 |
289 |
0 |
0 |
T27 |
0 |
546 |
0 |
0 |
T28 |
0 |
399 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
Conditions | 34 | 26 | 76.47 |
Logical | 34 | 26 | 76.47 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T11,T22 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T11,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T11,T22 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T11 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T11 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T11,T22 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
12 |
11 |
91.67 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
172 |
2 |
2 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T3,T11,T22 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
146342 |
0 |
0 |
T1 |
280166 |
598 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
1920 |
0 |
0 |
T4 |
28034 |
0 |
0 |
0 |
T5 |
39133 |
0 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
0 |
0 |
0 |
T8 |
348271 |
0 |
0 |
0 |
T9 |
21874 |
0 |
0 |
0 |
T10 |
332922 |
0 |
0 |
0 |
T11 |
0 |
1224 |
0 |
0 |
T22 |
0 |
1290 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |
T24 |
0 |
558 |
0 |
0 |
T25 |
0 |
96 |
0 |
0 |
T26 |
0 |
1301 |
0 |
0 |
T27 |
0 |
2558 |
0 |
0 |
T28 |
0 |
399 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
146342 |
0 |
0 |
T1 |
280166 |
598 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
1920 |
0 |
0 |
T4 |
28034 |
0 |
0 |
0 |
T5 |
39133 |
0 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
0 |
0 |
0 |
T8 |
348271 |
0 |
0 |
0 |
T9 |
21874 |
0 |
0 |
0 |
T10 |
332922 |
0 |
0 |
0 |
T11 |
0 |
1224 |
0 |
0 |
T22 |
0 |
1290 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |
T24 |
0 |
558 |
0 |
0 |
T25 |
0 |
96 |
0 |
0 |
T26 |
0 |
1301 |
0 |
0 |
T27 |
0 |
2558 |
0 |
0 |
T28 |
0 |
399 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 26 | 17 | 65.38 |
Logical | 26 | 17 | 65.38 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T1,T3,T11 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T1,T3,T11 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T11 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T3,T11 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T11 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T11 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
63194 |
0 |
0 |
T1 |
280166 |
640 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
418 |
0 |
0 |
T4 |
28034 |
0 |
0 |
0 |
T5 |
39133 |
0 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
0 |
0 |
0 |
T8 |
348271 |
0 |
0 |
0 |
T9 |
21874 |
0 |
0 |
0 |
T10 |
332922 |
0 |
0 |
0 |
T11 |
0 |
293 |
0 |
0 |
T22 |
0 |
311 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
T24 |
0 |
130 |
0 |
0 |
T25 |
0 |
114 |
0 |
0 |
T26 |
0 |
304 |
0 |
0 |
T27 |
0 |
580 |
0 |
0 |
T28 |
0 |
423 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
603581751 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
603664480 |
63194 |
0 |
0 |
T1 |
280166 |
640 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
418 |
0 |
0 |
T4 |
28034 |
0 |
0 |
0 |
T5 |
39133 |
0 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
0 |
0 |
0 |
T8 |
348271 |
0 |
0 |
0 |
T9 |
21874 |
0 |
0 |
0 |
T10 |
332922 |
0 |
0 |
0 |
T11 |
0 |
293 |
0 |
0 |
T22 |
0 |
311 |
0 |
0 |
T23 |
0 |
75 |
0 |
0 |
T24 |
0 |
130 |
0 |
0 |
T25 |
0 |
114 |
0 |
0 |
T26 |
0 |
304 |
0 |
0 |
T27 |
0 |
580 |
0 |
0 |
T28 |
0 |
423 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
17979418 |
0 |
0 |
T1 |
280166 |
26334 |
0 |
0 |
T2 |
1464 |
41 |
0 |
0 |
T3 |
402035 |
39114 |
0 |
0 |
T4 |
28034 |
912 |
0 |
0 |
T5 |
39133 |
1815 |
0 |
0 |
T6 |
1134 |
5 |
0 |
0 |
T7 |
30225 |
1773 |
0 |
0 |
T8 |
348271 |
1731 |
0 |
0 |
T9 |
21874 |
1750 |
0 |
0 |
T10 |
332922 |
1718 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1099 |
1099 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
33307200 |
0 |
0 |
T1 |
280166 |
21555 |
0 |
0 |
T2 |
1464 |
41 |
0 |
0 |
T3 |
402035 |
91140 |
0 |
0 |
T4 |
28034 |
912 |
0 |
0 |
T5 |
39133 |
1410 |
0 |
0 |
T6 |
1134 |
16 |
0 |
0 |
T7 |
30225 |
942 |
0 |
0 |
T8 |
348271 |
900 |
0 |
0 |
T9 |
21874 |
919 |
0 |
0 |
T10 |
332922 |
887 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1099 |
1099 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
3543944 |
0 |
0 |
T1 |
280166 |
15803 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
14145 |
0 |
0 |
T4 |
28034 |
832 |
0 |
0 |
T5 |
39133 |
1672 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
1663 |
0 |
0 |
T8 |
348271 |
1663 |
0 |
0 |
T9 |
21874 |
1663 |
0 |
0 |
T10 |
332922 |
1663 |
0 |
0 |
T11 |
0 |
23307 |
0 |
0 |
T12 |
0 |
1663 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1099 |
1099 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
3942985 |
0 |
0 |
T1 |
280166 |
11648 |
0 |
0 |
T2 |
1464 |
0 |
0 |
0 |
T3 |
402035 |
31574 |
0 |
0 |
T4 |
28034 |
832 |
0 |
0 |
T5 |
39133 |
841 |
0 |
0 |
T6 |
1134 |
0 |
0 |
0 |
T7 |
30225 |
832 |
0 |
0 |
T8 |
348271 |
832 |
0 |
0 |
T9 |
21874 |
832 |
0 |
0 |
T10 |
332922 |
832 |
0 |
0 |
T11 |
0 |
73134 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
606133507 |
606008658 |
0 |
0 |
T1 |
280166 |
280111 |
0 |
0 |
T2 |
1464 |
1368 |
0 |
0 |
T3 |
402035 |
401982 |
0 |
0 |
T4 |
28034 |
27983 |
0 |
0 |
T5 |
39133 |
39039 |
0 |
0 |
T6 |
1134 |
1060 |
0 |
0 |
T7 |
30225 |
30150 |
0 |
0 |
T8 |
348271 |
348204 |
0 |
0 |
T9 |
21874 |
21806 |
0 |
0 |
T10 |
332922 |
332823 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1099 |
1099 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |