Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T2,T5 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
7165 |
0 |
0 |
T1 |
138619 |
7 |
0 |
0 |
T2 |
121545 |
7 |
0 |
0 |
T3 |
1278102 |
0 |
0 |
0 |
T4 |
58233 |
0 |
0 |
0 |
T5 |
2184867 |
7 |
0 |
0 |
T6 |
15693 |
0 |
0 |
0 |
T7 |
4176 |
0 |
0 |
0 |
T8 |
2134641 |
18 |
0 |
0 |
T9 |
952260 |
20 |
0 |
0 |
T10 |
426531 |
0 |
0 |
0 |
T11 |
75080 |
0 |
0 |
0 |
T12 |
0 |
7 |
0 |
0 |
T20 |
0 |
16 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T37 |
0 |
30 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T59 |
0 |
21 |
0 |
0 |
T86 |
0 |
7 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
T144 |
0 |
7 |
0 |
0 |
T145 |
0 |
7 |
0 |
0 |
T146 |
0 |
3 |
0 |
0 |
T147 |
0 |
17 |
0 |
0 |
T148 |
0 |
7 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161725478 |
7165 |
0 |
0 |
T1 |
460010 |
7 |
0 |
0 |
T2 |
317379 |
7 |
0 |
0 |
T3 |
318129 |
0 |
0 |
0 |
T4 |
7344 |
0 |
0 |
0 |
T5 |
310320 |
7 |
0 |
0 |
T6 |
1263 |
0 |
0 |
0 |
T8 |
2639946 |
18 |
0 |
0 |
T9 |
1171122 |
20 |
0 |
0 |
T10 |
403782 |
0 |
0 |
0 |
T11 |
94131 |
0 |
0 |
0 |
T12 |
30266 |
7 |
0 |
0 |
T20 |
0 |
16 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T37 |
0 |
30 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T59 |
0 |
21 |
0 |
0 |
T86 |
0 |
7 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
T144 |
0 |
7 |
0 |
0 |
T145 |
0 |
7 |
0 |
0 |
T146 |
0 |
3 |
0 |
0 |
T147 |
0 |
17 |
0 |
0 |
T148 |
0 |
7 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T37 |
1 | 0 | Covered | T2,T12,T37 |
1 | 1 | Covered | T2,T12,T37 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T37 |
1 | 0 | Covered | T2,T12,T37 |
1 | 1 | Covered | T2,T12,T37 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1276553165 |
732 |
0 |
0 |
T2 |
40515 |
4 |
0 |
0 |
T3 |
426034 |
0 |
0 |
0 |
T4 |
19411 |
0 |
0 |
0 |
T5 |
728289 |
0 |
0 |
0 |
T6 |
5231 |
0 |
0 |
0 |
T7 |
1392 |
0 |
0 |
0 |
T8 |
711547 |
0 |
0 |
0 |
T9 |
317420 |
0 |
0 |
0 |
T10 |
142177 |
0 |
0 |
0 |
T11 |
37540 |
0 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T37 |
0 |
15 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
387241826 |
732 |
0 |
0 |
T2 |
105793 |
4 |
0 |
0 |
T3 |
106043 |
0 |
0 |
0 |
T4 |
2448 |
0 |
0 |
0 |
T5 |
103440 |
0 |
0 |
0 |
T6 |
421 |
0 |
0 |
0 |
T8 |
879982 |
0 |
0 |
0 |
T9 |
390374 |
0 |
0 |
0 |
T10 |
134594 |
0 |
0 |
0 |
T11 |
31377 |
0 |
0 |
0 |
T12 |
15133 |
2 |
0 |
0 |
T37 |
0 |
15 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T37 |
1 | 0 | Covered | T2,T12,T37 |
1 | 1 | Covered | T2,T12,T37 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T12,T37 |
1 | 0 | Covered | T2,T12,T37 |
1 | 1 | Covered | T2,T12,T37 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1276553165 |
1152 |
0 |
0 |
T2 |
40515 |
3 |
0 |
0 |
T3 |
426034 |
0 |
0 |
0 |
T4 |
19411 |
0 |
0 |
0 |
T5 |
728289 |
0 |
0 |
0 |
T6 |
5231 |
0 |
0 |
0 |
T7 |
1392 |
0 |
0 |
0 |
T8 |
711547 |
0 |
0 |
0 |
T9 |
317420 |
0 |
0 |
0 |
T10 |
142177 |
0 |
0 |
0 |
T11 |
37540 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T37 |
0 |
15 |
0 |
0 |
T86 |
0 |
5 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T144 |
0 |
5 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T146 |
0 |
3 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T148 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
387241826 |
1152 |
0 |
0 |
T2 |
105793 |
3 |
0 |
0 |
T3 |
106043 |
0 |
0 |
0 |
T4 |
2448 |
0 |
0 |
0 |
T5 |
103440 |
0 |
0 |
0 |
T6 |
421 |
0 |
0 |
0 |
T8 |
879982 |
0 |
0 |
0 |
T9 |
390374 |
0 |
0 |
0 |
T10 |
134594 |
0 |
0 |
0 |
T11 |
31377 |
0 |
0 |
0 |
T12 |
15133 |
5 |
0 |
0 |
T37 |
0 |
15 |
0 |
0 |
T86 |
0 |
5 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T144 |
0 |
5 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T146 |
0 |
3 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T148 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T8 |
1 | 0 | Covered | T1,T5,T8 |
1 | 1 | Covered | T1,T5,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T5,T8 |
1 | 0 | Covered | T1,T5,T8 |
1 | 1 | Covered | T1,T5,T8 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1276553165 |
5281 |
0 |
0 |
T1 |
138619 |
7 |
0 |
0 |
T2 |
40515 |
0 |
0 |
0 |
T3 |
426034 |
0 |
0 |
0 |
T4 |
19411 |
0 |
0 |
0 |
T5 |
728289 |
7 |
0 |
0 |
T6 |
5231 |
0 |
0 |
0 |
T7 |
1392 |
0 |
0 |
0 |
T8 |
711547 |
18 |
0 |
0 |
T9 |
317420 |
20 |
0 |
0 |
T10 |
142177 |
0 |
0 |
0 |
T20 |
0 |
16 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T59 |
0 |
21 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
387241826 |
5281 |
0 |
0 |
T1 |
460010 |
7 |
0 |
0 |
T2 |
105793 |
0 |
0 |
0 |
T3 |
106043 |
0 |
0 |
0 |
T4 |
2448 |
0 |
0 |
0 |
T5 |
103440 |
7 |
0 |
0 |
T6 |
421 |
0 |
0 |
0 |
T8 |
879982 |
18 |
0 |
0 |
T9 |
390374 |
20 |
0 |
0 |
T10 |
134594 |
0 |
0 |
0 |
T11 |
31377 |
0 |
0 |
0 |
T20 |
0 |
16 |
0 |
0 |
T25 |
0 |
12 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T43 |
0 |
16 |
0 |
0 |
T59 |
0 |
21 |
0 |
0 |