Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
536402899 |
536397860 |
0 |
0 |
selKnown1 |
178691048 |
178690263 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
536402899 |
536397860 |
0 |
0 |
T1 |
46 |
44 |
0 |
0 |
T20 |
1591754 |
1591747 |
0 |
0 |
T21 |
133983 |
133978 |
0 |
0 |
T22 |
221475 |
221470 |
0 |
0 |
T23 |
320645 |
320640 |
0 |
0 |
T24 |
672396 |
672391 |
0 |
0 |
T25 |
124051 |
124045 |
0 |
0 |
T26 |
3 |
0 |
0 |
0 |
T27 |
166439 |
166434 |
0 |
0 |
T28 |
77 |
71 |
0 |
0 |
T29 |
34711 |
34706 |
0 |
0 |
T30 |
804407 |
2411158 |
0 |
0 |
T31 |
16624 |
49862 |
0 |
0 |
T33 |
454 |
452 |
0 |
0 |
T34 |
2256 |
2254 |
0 |
0 |
T35 |
724 |
722 |
0 |
0 |
T36 |
1266 |
1264 |
0 |
0 |
T37 |
1422 |
1420 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
178690263 |
0 |
0 |
T20 |
530293 |
530292 |
0 |
0 |
T21 |
44652 |
44651 |
0 |
0 |
T22 |
73802 |
73801 |
0 |
0 |
T23 |
106866 |
106865 |
0 |
0 |
T24 |
224107 |
224106 |
0 |
0 |
T25 |
41220 |
41219 |
0 |
0 |
T27 |
55472 |
55471 |
0 |
0 |
T29 |
11568 |
11567 |
0 |
0 |
T30 |
803168 |
803167 |
0 |
0 |
T31 |
16616 |
16615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
178691048 |
178690263 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
178690263 |
0 |
0 |
T20 |
530293 |
530292 |
0 |
0 |
T21 |
44652 |
44651 |
0 |
0 |
T22 |
73802 |
73801 |
0 |
0 |
T23 |
106866 |
106865 |
0 |
0 |
T24 |
224107 |
224106 |
0 |
0 |
T25 |
41220 |
41219 |
0 |
0 |
T27 |
55472 |
55471 |
0 |
0 |
T29 |
11568 |
11567 |
0 |
0 |
T30 |
803168 |
803167 |
0 |
0 |
T31 |
16616 |
16615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
178691970 |
178691031 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691970 |
178691031 |
0 |
0 |
T20 |
530294 |
530293 |
0 |
0 |
T21 |
44653 |
44652 |
0 |
0 |
T22 |
73802 |
73801 |
0 |
0 |
T23 |
106867 |
106866 |
0 |
0 |
T24 |
224108 |
224107 |
0 |
0 |
T25 |
41221 |
41220 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
55473 |
55472 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
11569 |
11568 |
0 |
0 |
T30 |
0 |
803168 |
0 |
0 |
T31 |
0 |
16616 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
71688 |
70749 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71688 |
70749 |
0 |
0 |
T20 |
154 |
153 |
0 |
0 |
T21 |
13 |
12 |
0 |
0 |
T22 |
35 |
34 |
0 |
0 |
T23 |
23 |
22 |
0 |
0 |
T24 |
37 |
36 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
11 |
10 |
0 |
0 |
T28 |
20 |
19 |
0 |
0 |
T29 |
3 |
2 |
0 |
0 |
T30 |
0 |
419 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
70749 |
70104 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70749 |
70104 |
0 |
0 |
T20 |
153 |
152 |
0 |
0 |
T21 |
12 |
11 |
0 |
0 |
T22 |
34 |
33 |
0 |
0 |
T23 |
22 |
21 |
0 |
0 |
T24 |
36 |
35 |
0 |
0 |
T27 |
10 |
9 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
419 |
418 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T25,T28 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T25,T28 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
92737 |
92341 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92737 |
92341 |
0 |
0 |
T1 |
23 |
22 |
0 |
0 |
T20 |
283 |
282 |
0 |
0 |
T25 |
194 |
193 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T30 |
410 |
409 |
0 |
0 |
T33 |
227 |
226 |
0 |
0 |
T34 |
1128 |
1127 |
0 |
0 |
T35 |
362 |
361 |
0 |
0 |
T36 |
633 |
632 |
0 |
0 |
T37 |
711 |
710 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T25,T28 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T25,T28 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
92737 |
92341 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92737 |
92341 |
0 |
0 |
T1 |
23 |
22 |
0 |
0 |
T20 |
283 |
282 |
0 |
0 |
T25 |
194 |
193 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T30 |
410 |
409 |
0 |
0 |
T33 |
227 |
226 |
0 |
0 |
T34 |
1128 |
1127 |
0 |
0 |
T35 |
362 |
361 |
0 |
0 |
T36 |
633 |
632 |
0 |
0 |
T37 |
711 |
710 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T20,T21,T22 |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
178691970 |
178691031 |
0 |
0 |
selKnown1 |
178691048 |
178690263 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691970 |
178691031 |
0 |
0 |
T20 |
530294 |
530293 |
0 |
0 |
T21 |
44653 |
44652 |
0 |
0 |
T22 |
73802 |
73801 |
0 |
0 |
T23 |
106867 |
106866 |
0 |
0 |
T24 |
224108 |
224107 |
0 |
0 |
T25 |
41221 |
41220 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
55473 |
55472 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
11569 |
11568 |
0 |
0 |
T30 |
0 |
803168 |
0 |
0 |
T31 |
0 |
16616 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
178690263 |
0 |
0 |
T20 |
530293 |
530292 |
0 |
0 |
T21 |
44652 |
44651 |
0 |
0 |
T22 |
73802 |
73801 |
0 |
0 |
T23 |
106866 |
106865 |
0 |
0 |
T24 |
224107 |
224106 |
0 |
0 |
T25 |
41220 |
41219 |
0 |
0 |
T27 |
55472 |
55471 |
0 |
0 |
T29 |
11568 |
11567 |
0 |
0 |
T30 |
803168 |
803167 |
0 |
0 |
T31 |
16616 |
16615 |
0 |
0 |