Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 32 | 24 | 75.00 |
Logical | 32 | 24 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T22,T23 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T21,T22 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T22,T23 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T20,T22,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T22,T23 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T22,T23 |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T20,T22,T23 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T22,T23 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T22,T23 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T22,T23 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T22,T23 |
1 | 0 | Covered | T20,T22,T23 |
1 | 1 | Covered | T20,T21,T22 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
172 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T22,T23 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T22,T23 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T22,T23 |
0 |
Covered |
T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
25151600 |
0 |
0 |
T20 |
530293 |
15166 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
5934 |
0 |
0 |
T23 |
106866 |
1576 |
0 |
0 |
T24 |
224107 |
21592 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
39028 |
0 |
0 |
T31 |
16616 |
15311 |
0 |
0 |
T32 |
0 |
27578 |
0 |
0 |
T34 |
0 |
127454 |
0 |
0 |
T52 |
0 |
14978 |
0 |
0 |
T53 |
0 |
48898 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
25151600 |
0 |
0 |
T20 |
530293 |
15166 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
5934 |
0 |
0 |
T23 |
106866 |
1576 |
0 |
0 |
T24 |
224107 |
21592 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
39028 |
0 |
0 |
T31 |
16616 |
15311 |
0 |
0 |
T32 |
0 |
27578 |
0 |
0 |
T34 |
0 |
127454 |
0 |
0 |
T52 |
0 |
14978 |
0 |
0 |
T53 |
0 |
48898 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 32 | 28 | 87.50 |
Logical | 32 | 28 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T22,T23 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T20,T22,T23 |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T20,T22,T23 |
1 | Covered | T20,T21,T22 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T21,T22 |
1 | 0 | 1 | Covered | T20,T22,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T22,T23 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T20,T22,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T22,T23 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T22,T23 |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T20,T22,T23 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T22,T23 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T22,T23 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T22,T23 |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T22,T23 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T22,T23 |
1 | 0 | Covered | T20,T22,T23 |
1 | 1 | Covered | T20,T21,T22 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
172 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T22,T23 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Covered |
T20,T22,T23 |
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T22,T23 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T22,T23 |
0 |
Covered |
T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
26457205 |
0 |
0 |
T20 |
530293 |
15748 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
6248 |
0 |
0 |
T23 |
106866 |
1646 |
0 |
0 |
T24 |
224107 |
23024 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
40854 |
0 |
0 |
T31 |
16616 |
16304 |
0 |
0 |
T32 |
0 |
28558 |
0 |
0 |
T34 |
0 |
133157 |
0 |
0 |
T52 |
0 |
15975 |
0 |
0 |
T53 |
0 |
51338 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
26457205 |
0 |
0 |
T20 |
530293 |
15748 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
6248 |
0 |
0 |
T23 |
106866 |
1646 |
0 |
0 |
T24 |
224107 |
23024 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
40854 |
0 |
0 |
T31 |
16616 |
16304 |
0 |
0 |
T32 |
0 |
28558 |
0 |
0 |
T34 |
0 |
133157 |
0 |
0 |
T52 |
0 |
15975 |
0 |
0 |
T53 |
0 |
51338 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 1 | 50.00 |
CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
0 |
1 |
|
|
|
MISSING_ELSE |
175 |
0 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 26 | 11 | 42.31 |
Logical | 26 | 11 | 42.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T21,T22 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
6 |
60.00 |
TERNARY |
88 |
3 |
1 |
33.33 |
TERNARY |
180 |
2 |
1 |
50.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T21,T22 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
137936649 |
0 |
0 |
T20 |
530293 |
254364 |
0 |
0 |
T21 |
44652 |
44652 |
0 |
0 |
T22 |
73802 |
73456 |
0 |
0 |
T23 |
106866 |
106866 |
0 |
0 |
T24 |
224107 |
223988 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
55472 |
0 |
0 |
T29 |
11568 |
11568 |
0 |
0 |
T30 |
803168 |
678307 |
0 |
0 |
T31 |
16616 |
16616 |
0 |
0 |
T32 |
0 |
36974 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 32 | 25 | 78.12 |
Logical | 32 | 25 | 78.12 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T30,T33 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T25,T30 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T30,T33 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T30,T33 |
1 | 0 | 1 | Covered | T20,T30,T33 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T30,T33 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T30,T33 |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T25,T30 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T25,T30 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T20,T30,T33 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T30,T33 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T30,T33 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T30,T33 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T30,T33 |
1 | 0 | Covered | T20,T30,T33 |
1 | 1 | Covered | T20,T21,T22 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
172 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T30,T33 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T30,T33 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T25,T30 |
0 |
0 |
Covered |
T20,T25,T30 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T30,T33 |
0 |
Covered |
T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
8185826 |
0 |
0 |
T2 |
0 |
70108 |
0 |
0 |
T11 |
0 |
1299 |
0 |
0 |
T17 |
0 |
1383 |
0 |
0 |
T19 |
0 |
33458 |
0 |
0 |
T20 |
530293 |
25132 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
52152 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
21306 |
0 |
0 |
T34 |
0 |
131377 |
0 |
0 |
T36 |
0 |
85823 |
0 |
0 |
T37 |
0 |
88311 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
38985718 |
0 |
0 |
T11 |
0 |
3968 |
0 |
0 |
T17 |
0 |
2744 |
0 |
0 |
T20 |
530293 |
269720 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
39184 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
116168 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
69088 |
0 |
0 |
T34 |
0 |
341224 |
0 |
0 |
T35 |
0 |
83736 |
0 |
0 |
T36 |
0 |
180344 |
0 |
0 |
T37 |
0 |
195432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
38985718 |
0 |
0 |
T11 |
0 |
3968 |
0 |
0 |
T17 |
0 |
2744 |
0 |
0 |
T20 |
530293 |
269720 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
39184 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
116168 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
69088 |
0 |
0 |
T34 |
0 |
341224 |
0 |
0 |
T35 |
0 |
83736 |
0 |
0 |
T36 |
0 |
180344 |
0 |
0 |
T37 |
0 |
195432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
38985718 |
0 |
0 |
T11 |
0 |
3968 |
0 |
0 |
T17 |
0 |
2744 |
0 |
0 |
T20 |
530293 |
269720 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
39184 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
116168 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
69088 |
0 |
0 |
T34 |
0 |
341224 |
0 |
0 |
T35 |
0 |
83736 |
0 |
0 |
T36 |
0 |
180344 |
0 |
0 |
T37 |
0 |
195432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
8185826 |
0 |
0 |
T2 |
0 |
70108 |
0 |
0 |
T11 |
0 |
1299 |
0 |
0 |
T17 |
0 |
1383 |
0 |
0 |
T19 |
0 |
33458 |
0 |
0 |
T20 |
530293 |
25132 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
52152 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
21306 |
0 |
0 |
T34 |
0 |
131377 |
0 |
0 |
T36 |
0 |
85823 |
0 |
0 |
T37 |
0 |
88311 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 26 | 17 | 65.38 |
Logical | 26 | 17 | 65.38 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T20,T30,T33 |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T20,T30,T33 |
1 | Covered | T20,T21,T22 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T25,T30 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T30,T33 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T30,T33 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T25,T30 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T25,T30 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T20,T30,T33 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T20,T30,T33 |
1 | Covered | T20,T21,T22 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Covered |
T20,T30,T33 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T21,T22 |
0 |
Covered |
T20,T30,T33 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T25,T30 |
0 |
0 |
Covered |
T20,T25,T30 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T30,T33 |
0 |
Covered |
T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
263069 |
0 |
0 |
T2 |
0 |
2253 |
0 |
0 |
T11 |
0 |
41 |
0 |
0 |
T17 |
0 |
44 |
0 |
0 |
T19 |
0 |
1083 |
0 |
0 |
T20 |
530293 |
808 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
1672 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
686 |
0 |
0 |
T34 |
0 |
4226 |
0 |
0 |
T36 |
0 |
2755 |
0 |
0 |
T37 |
0 |
2831 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
38985718 |
0 |
0 |
T11 |
0 |
3968 |
0 |
0 |
T17 |
0 |
2744 |
0 |
0 |
T20 |
530293 |
269720 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
39184 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
116168 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
69088 |
0 |
0 |
T34 |
0 |
341224 |
0 |
0 |
T35 |
0 |
83736 |
0 |
0 |
T36 |
0 |
180344 |
0 |
0 |
T37 |
0 |
195432 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
38985718 |
0 |
0 |
T11 |
0 |
3968 |
0 |
0 |
T17 |
0 |
2744 |
0 |
0 |
T20 |
530293 |
269720 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
39184 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
116168 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
69088 |
0 |
0 |
T34 |
0 |
341224 |
0 |
0 |
T35 |
0 |
83736 |
0 |
0 |
T36 |
0 |
180344 |
0 |
0 |
T37 |
0 |
195432 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
38985718 |
0 |
0 |
T11 |
0 |
3968 |
0 |
0 |
T17 |
0 |
2744 |
0 |
0 |
T20 |
530293 |
269720 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
39184 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
116168 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
69088 |
0 |
0 |
T34 |
0 |
341224 |
0 |
0 |
T35 |
0 |
83736 |
0 |
0 |
T36 |
0 |
180344 |
0 |
0 |
T37 |
0 |
195432 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178691048 |
263069 |
0 |
0 |
T2 |
0 |
2253 |
0 |
0 |
T11 |
0 |
41 |
0 |
0 |
T17 |
0 |
44 |
0 |
0 |
T19 |
0 |
1083 |
0 |
0 |
T20 |
530293 |
808 |
0 |
0 |
T21 |
44652 |
0 |
0 |
0 |
T22 |
73802 |
0 |
0 |
0 |
T23 |
106866 |
0 |
0 |
0 |
T24 |
224107 |
0 |
0 |
0 |
T25 |
41220 |
0 |
0 |
0 |
T27 |
55472 |
0 |
0 |
0 |
T29 |
11568 |
0 |
0 |
0 |
T30 |
803168 |
1672 |
0 |
0 |
T31 |
16616 |
0 |
0 |
0 |
T33 |
0 |
686 |
0 |
0 |
T34 |
0 |
4226 |
0 |
0 |
T36 |
0 |
2755 |
0 |
0 |
T37 |
0 |
2831 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 26 | 19 | 73.08 |
Logical | 26 | 19 | 73.08 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T20,T21,T22 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T20,T21,T22 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T21,T22 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T20,T22,T24 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T20,T21,T22 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Covered | T20,T21,T22 |
1 | 1 | Covered | T20,T21,T22 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T20,T21,T22 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T20,T21,T22 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T20,T21,T22 |
1 | Covered | T20,T21,T22 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T21,T22 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T20,T21,T22 |
0 |
1 |
Covered |
T20,T21,T22 |
0 |
0 |
Covered |
T20,T21,T22 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T20,T21,T22 |
0 |
Covered |
T20,T21,T22 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
550046070 |
3643126 |
0 |
0 |
T20 |
153662 |
8979 |
0 |
0 |
T21 |
47823 |
832 |
0 |
0 |
T22 |
234327 |
2594 |
0 |
0 |
T23 |
430130 |
832 |
0 |
0 |
T24 |
60345 |
838 |
0 |
0 |
T25 |
18557 |
0 |
0 |
0 |
T26 |
2258 |
100 |
0 |
0 |
T27 |
30778 |
832 |
0 |
0 |
T28 |
4961 |
0 |
0 |
0 |
T29 |
95760 |
832 |
0 |
0 |
T30 |
0 |
14976 |
0 |
0 |
T31 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
550046070 |
549960837 |
0 |
0 |
T20 |
153662 |
153581 |
0 |
0 |
T21 |
47823 |
47766 |
0 |
0 |
T22 |
234327 |
234259 |
0 |
0 |
T23 |
430130 |
430065 |
0 |
0 |
T24 |
60345 |
60256 |
0 |
0 |
T25 |
18557 |
18499 |
0 |
0 |
T26 |
2258 |
2198 |
0 |
0 |
T27 |
30778 |
30719 |
0 |
0 |
T28 |
4961 |
4664 |
0 |
0 |
T29 |
95760 |
95703 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
550046070 |
549960837 |
0 |
0 |
T20 |
153662 |
153581 |
0 |
0 |
T21 |
47823 |
47766 |
0 |
0 |
T22 |
234327 |
234259 |
0 |
0 |
T23 |
430130 |
430065 |
0 |
0 |
T24 |
60345 |
60256 |
0 |
0 |
T25 |
18557 |
18499 |
0 |
0 |
T26 |
2258 |
2198 |
0 |
0 |
T27 |
30778 |
30719 |
0 |
0 |
T28 |
4961 |
4664 |
0 |
0 |
T29 |
95760 |
95703 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
550046070 |
549960837 |
0 |
0 |
T20 |
153662 |
153581 |
0 |
0 |
T21 |
47823 |
47766 |
0 |
0 |
T22 |
234327 |
234259 |
0 |
0 |
T23 |
430130 |
430065 |
0 |
0 |
T24 |
60345 |
60256 |
0 |
0 |
T25 |
18557 |
18499 |
0 |
0 |
T26 |
2258 |
2198 |
0 |
0 |
T27 |
30778 |
30719 |
0 |
0 |
T28 |
4961 |
4664 |
0 |
0 |
T29 |
95760 |
95703 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
550046070 |
3643126 |
0 |
0 |
T20 |
153662 |
8979 |
0 |
0 |
T21 |
47823 |
832 |
0 |
0 |
T22 |
234327 |
2594 |
0 |
0 |
T23 |
430130 |
832 |
0 |
0 |
T24 |
60345 |
838 |
0 |
0 |
T25 |
18557 |
0 |
0 |
0 |
T26 |
2258 |
100 |
0 |
0 |
T27 |
30778 |
832 |
0 |
0 |
T28 |
4961 |
0 |
0 |
0 |
T29 |
95760 |
832 |
0 |
0 |
T30 |
0 |
14976 |
0 |
0 |
T31 |
0 |
832 |
0 |
0 |