Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T5
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 762394895 3870640 0 0
gen_wmask[1].MaskCheckPortA_A 762394895 3870640 0 0
gen_wmask[2].MaskCheckPortA_A 762394895 3870640 0 0
gen_wmask[3].MaskCheckPortA_A 762394895 3870640 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 762394895 3870640 0 0
T1 1555112 11462 0 0
T2 903182 14827 0 0
T3 200228 0 0 0
T4 1031 0 0 0
T5 30383 832 0 0
T6 188873 832 0 0
T7 640092 8365 0 0
T8 820137 832 0 0
T9 48729 832 0 0
T10 802724 832 0 0
T11 6768 832 0 0
T12 0 832 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 762394895 3870640 0 0
T1 1555112 11462 0 0
T2 903182 14827 0 0
T3 200228 0 0 0
T4 1031 0 0 0
T5 30383 832 0 0
T6 188873 832 0 0
T7 640092 8365 0 0
T8 820137 832 0 0
T9 48729 832 0 0
T10 802724 832 0 0
T11 6768 832 0 0
T12 0 832 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 762394895 3870640 0 0
T1 1555112 11462 0 0
T2 903182 14827 0 0
T3 200228 0 0 0
T4 1031 0 0 0
T5 30383 832 0 0
T6 188873 832 0 0
T7 640092 8365 0 0
T8 820137 832 0 0
T9 48729 832 0 0
T10 802724 832 0 0
T11 6768 832 0 0
T12 0 832 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 762394895 3870640 0 0
T1 1555112 11462 0 0
T2 903182 14827 0 0
T3 200228 0 0 0
T4 1031 0 0 0
T5 30383 832 0 0
T6 188873 832 0 0
T7 640092 8365 0 0
T8 820137 832 0 0
T9 48729 832 0 0
T10 802724 832 0 0
T11 6768 832 0 0
T12 0 832 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 577343146 2584704 0 0
gen_wmask[1].MaskCheckPortA_A 577343146 2584704 0 0
gen_wmask[2].MaskCheckPortA_A 577343146 2584704 0 0
gen_wmask[3].MaskCheckPortA_A 577343146 2584704 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577343146 2584704 0 0
T1 812839 7488 0 0
T2 399596 6590 0 0
T3 97472 0 0 0
T4 1031 0 0 0
T5 16839 832 0 0
T6 95809 832 0 0
T7 265900 6656 0 0
T8 730117 832 0 0
T9 33683 832 0 0
T10 669460 832 0 0
T11 0 832 0 0
T12 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577343146 2584704 0 0
T1 812839 7488 0 0
T2 399596 6590 0 0
T3 97472 0 0 0
T4 1031 0 0 0
T5 16839 832 0 0
T6 95809 832 0 0
T7 265900 6656 0 0
T8 730117 832 0 0
T9 33683 832 0 0
T10 669460 832 0 0
T11 0 832 0 0
T12 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577343146 2584704 0 0
T1 812839 7488 0 0
T2 399596 6590 0 0
T3 97472 0 0 0
T4 1031 0 0 0
T5 16839 832 0 0
T6 95809 832 0 0
T7 265900 6656 0 0
T8 730117 832 0 0
T9 33683 832 0 0
T10 669460 832 0 0
T11 0 832 0 0
T12 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577343146 2584704 0 0
T1 812839 7488 0 0
T2 399596 6590 0 0
T3 97472 0 0 0
T4 1031 0 0 0
T5 16839 832 0 0
T6 95809 832 0 0
T7 265900 6656 0 0
T8 730117 832 0 0
T9 33683 832 0 0
T10 669460 832 0 0
T11 0 832 0 0
T12 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T7
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 185051749 1285936 0 0
gen_wmask[1].MaskCheckPortA_A 185051749 1285936 0 0
gen_wmask[2].MaskCheckPortA_A 185051749 1285936 0 0
gen_wmask[3].MaskCheckPortA_A 185051749 1285936 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 185051749 1285936 0 0
T1 742273 3974 0 0
T2 503586 8237 0 0
T3 102756 0 0 0
T5 13544 0 0 0
T6 93064 0 0 0
T7 374192 1709 0 0
T8 90020 0 0 0
T9 15046 0 0 0
T10 133264 0 0 0
T11 6768 0 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 185051749 1285936 0 0
T1 742273 3974 0 0
T2 503586 8237 0 0
T3 102756 0 0 0
T5 13544 0 0 0
T6 93064 0 0 0
T7 374192 1709 0 0
T8 90020 0 0 0
T9 15046 0 0 0
T10 133264 0 0 0
T11 6768 0 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 185051749 1285936 0 0
T1 742273 3974 0 0
T2 503586 8237 0 0
T3 102756 0 0 0
T5 13544 0 0 0
T6 93064 0 0 0
T7 374192 1709 0 0
T8 90020 0 0 0
T9 15046 0 0 0
T10 133264 0 0 0
T11 6768 0 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 185051749 1285936 0 0
T1 742273 3974 0 0
T2 503586 8237 0 0
T3 102756 0 0 0
T5 13544 0 0 0
T6 93064 0 0 0
T7 374192 1709 0 0
T8 90020 0 0 0
T9 15046 0 0 0
T10 133264 0 0 0
T11 6768 0 0 0
T13 0 1242 0 0
T15 0 1746 0 0
T18 0 144 0 0
T23 0 7030 0 0
T24 0 219 0 0
T25 0 4760 0 0
T26 0 1906 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%