Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T3,T6,T9
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 767632198 3843461 0 0
gen_wmask[1].MaskCheckPortA_A 767632198 3843461 0 0
gen_wmask[2].MaskCheckPortA_A 767632198 3843461 0 0
gen_wmask[3].MaskCheckPortA_A 767632198 3843461 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 767632198 3843461 0 0
T3 828294 21682 0 0
T4 859701 0 0 0
T5 288596 832 0 0
T6 35288 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 98985 832 0 0
T10 384787 832 0 0
T11 53748 832 0 0
T12 175987 832 0 0
T13 194272 832 0 0
T14 0 31417 0 0
T15 0 2177 0 0
T16 301962 7227 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 767632198 3843461 0 0
T3 828294 21682 0 0
T4 859701 0 0 0
T5 288596 832 0 0
T6 35288 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 98985 832 0 0
T10 384787 832 0 0
T11 53748 832 0 0
T12 175987 832 0 0
T13 194272 832 0 0
T14 0 31417 0 0
T15 0 2177 0 0
T16 301962 7227 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 767632198 3843461 0 0
T3 828294 21682 0 0
T4 859701 0 0 0
T5 288596 832 0 0
T6 35288 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 98985 832 0 0
T10 384787 832 0 0
T11 53748 832 0 0
T12 175987 832 0 0
T13 194272 832 0 0
T14 0 31417 0 0
T15 0 2177 0 0
T16 301962 7227 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 767632198 3843461 0 0
T3 828294 21682 0 0
T4 859701 0 0 0
T5 288596 832 0 0
T6 35288 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 98985 832 0 0
T10 384787 832 0 0
T11 53748 832 0 0
T12 175987 832 0 0
T13 194272 832 0 0
T14 0 31417 0 0
T15 0 2177 0 0
T16 301962 7227 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T3,T5,T6
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T3,T6,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 574085677 2532898 0 0
gen_wmask[1].MaskCheckPortA_A 574085677 2532898 0 0
gen_wmask[2].MaskCheckPortA_A 574085677 2532898 0 0
gen_wmask[3].MaskCheckPortA_A 574085677 2532898 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 574085677 2532898 0 0
T3 198537 13499 0 0
T4 740851 0 0 0
T5 257092 832 0 0
T6 17383 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 75773 832 0 0
T10 337121 832 0 0
T11 0 832 0 0
T12 93160 832 0 0
T13 0 832 0 0
T14 0 15269 0 0
T16 123922 2238 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 574085677 2532898 0 0
T3 198537 13499 0 0
T4 740851 0 0 0
T5 257092 832 0 0
T6 17383 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 75773 832 0 0
T10 337121 832 0 0
T11 0 832 0 0
T12 93160 832 0 0
T13 0 832 0 0
T14 0 15269 0 0
T16 123922 2238 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 574085677 2532898 0 0
T3 198537 13499 0 0
T4 740851 0 0 0
T5 257092 832 0 0
T6 17383 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 75773 832 0 0
T10 337121 832 0 0
T11 0 832 0 0
T12 93160 832 0 0
T13 0 832 0 0
T14 0 15269 0 0
T16 123922 2238 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 574085677 2532898 0 0
T3 198537 13499 0 0
T4 740851 0 0 0
T5 257092 832 0 0
T6 17383 832 0 0
T7 1055 0 0 0
T8 1277 0 0 0
T9 75773 832 0 0
T10 337121 832 0 0
T11 0 832 0 0
T12 93160 832 0 0
T13 0 832 0 0
T14 0 15269 0 0
T16 123922 2238 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T3,T16,T14
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T3,T16,T14
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 193546521 1310563 0 0
gen_wmask[1].MaskCheckPortA_A 193546521 1310563 0 0
gen_wmask[2].MaskCheckPortA_A 193546521 1310563 0 0
gen_wmask[3].MaskCheckPortA_A 193546521 1310563 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193546521 1310563 0 0
T3 629757 8183 0 0
T4 118850 0 0 0
T5 31504 0 0 0
T6 17905 0 0 0
T9 23212 0 0 0
T10 47666 0 0 0
T11 53748 0 0 0
T12 82827 0 0 0
T13 194272 0 0 0
T14 0 16148 0 0
T15 0 2177 0 0
T16 178040 4989 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193546521 1310563 0 0
T3 629757 8183 0 0
T4 118850 0 0 0
T5 31504 0 0 0
T6 17905 0 0 0
T9 23212 0 0 0
T10 47666 0 0 0
T11 53748 0 0 0
T12 82827 0 0 0
T13 194272 0 0 0
T14 0 16148 0 0
T15 0 2177 0 0
T16 178040 4989 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193546521 1310563 0 0
T3 629757 8183 0 0
T4 118850 0 0 0
T5 31504 0 0 0
T6 17905 0 0 0
T9 23212 0 0 0
T10 47666 0 0 0
T11 53748 0 0 0
T12 82827 0 0 0
T13 194272 0 0 0
T14 0 16148 0 0
T15 0 2177 0 0
T16 178040 4989 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193546521 1310563 0 0
T3 629757 8183 0 0
T4 118850 0 0 0
T5 31504 0 0 0
T6 17905 0 0 0
T9 23212 0 0 0
T10 47666 0 0 0
T11 53748 0 0 0
T12 82827 0 0 0
T13 194272 0 0 0
T14 0 16148 0 0
T15 0 2177 0 0
T16 178040 4989 0 0
T22 0 2679 0 0
T23 0 16102 0 0
T24 0 801 0 0
T25 0 1639 0 0
T26 0 4034 0 0
T40 0 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%