Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T6,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T3,T6,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
27862973 |
0 |
0 |
T3 |
629757 |
51411 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
16357 |
0 |
0 |
T9 |
23212 |
7050 |
0 |
0 |
T10 |
47666 |
8 |
0 |
0 |
T11 |
53748 |
9904 |
0 |
0 |
T12 |
82827 |
52570 |
0 |
0 |
T13 |
194272 |
83660 |
0 |
0 |
T14 |
0 |
41323 |
0 |
0 |
T15 |
0 |
32652 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
T28 |
0 |
2718 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
27862973 |
0 |
0 |
T3 |
629757 |
51411 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
16357 |
0 |
0 |
T9 |
23212 |
7050 |
0 |
0 |
T10 |
47666 |
8 |
0 |
0 |
T11 |
53748 |
9904 |
0 |
0 |
T12 |
82827 |
52570 |
0 |
0 |
T13 |
194272 |
83660 |
0 |
0 |
T14 |
0 |
41323 |
0 |
0 |
T15 |
0 |
32652 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
T28 |
0 |
2718 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Covered | T3,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T6,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T6,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T6,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T3,T6,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T6,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
29298183 |
0 |
0 |
T3 |
629757 |
53552 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
17206 |
0 |
0 |
T9 |
23212 |
7516 |
0 |
0 |
T10 |
47666 |
4 |
0 |
0 |
T11 |
53748 |
11044 |
0 |
0 |
T12 |
82827 |
54740 |
0 |
0 |
T13 |
194272 |
87772 |
0 |
0 |
T14 |
0 |
43139 |
0 |
0 |
T15 |
0 |
34038 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
T28 |
0 |
3096 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
29298183 |
0 |
0 |
T3 |
629757 |
53552 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
17206 |
0 |
0 |
T9 |
23212 |
7516 |
0 |
0 |
T10 |
47666 |
4 |
0 |
0 |
T11 |
53748 |
11044 |
0 |
0 |
T12 |
82827 |
54740 |
0 |
0 |
T13 |
194272 |
87772 |
0 |
0 |
T14 |
0 |
43139 |
0 |
0 |
T15 |
0 |
34038 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
T28 |
0 |
3096 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
148491681 |
0 |
0 |
T3 |
629757 |
405520 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
31504 |
0 |
0 |
T6 |
17905 |
17502 |
0 |
0 |
T9 |
23212 |
23212 |
0 |
0 |
T10 |
47666 |
47188 |
0 |
0 |
T11 |
53748 |
53748 |
0 |
0 |
T12 |
82827 |
82530 |
0 |
0 |
T13 |
194272 |
193786 |
0 |
0 |
T14 |
0 |
504708 |
0 |
0 |
T15 |
0 |
92754 |
0 |
0 |
T16 |
178040 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T16,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T16,T14 |
1 | 0 | 1 | Covered | T3,T16,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T16,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T16,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T16,T14 |
1 | 0 | Covered | T3,T16,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
9162985 |
0 |
0 |
T3 |
629757 |
83514 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T11 |
53748 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T13 |
194272 |
0 |
0 |
0 |
T14 |
0 |
112716 |
0 |
0 |
T15 |
0 |
40547 |
0 |
0 |
T16 |
178040 |
69640 |
0 |
0 |
T22 |
0 |
11069 |
0 |
0 |
T23 |
0 |
97196 |
0 |
0 |
T26 |
0 |
34562 |
0 |
0 |
T27 |
0 |
73601 |
0 |
0 |
T41 |
0 |
47560 |
0 |
0 |
T42 |
0 |
39128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
43124157 |
0 |
0 |
T1 |
1368 |
1368 |
0 |
0 |
T2 |
64472 |
61248 |
0 |
0 |
T3 |
629757 |
212768 |
0 |
0 |
T4 |
118850 |
114592 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T14 |
0 |
554493 |
0 |
0 |
T15 |
0 |
78952 |
0 |
0 |
T16 |
178040 |
172088 |
0 |
0 |
T18 |
0 |
648 |
0 |
0 |
T22 |
0 |
30576 |
0 |
0 |
T39 |
0 |
67624 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
43124157 |
0 |
0 |
T1 |
1368 |
1368 |
0 |
0 |
T2 |
64472 |
61248 |
0 |
0 |
T3 |
629757 |
212768 |
0 |
0 |
T4 |
118850 |
114592 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T14 |
0 |
554493 |
0 |
0 |
T15 |
0 |
78952 |
0 |
0 |
T16 |
178040 |
172088 |
0 |
0 |
T18 |
0 |
648 |
0 |
0 |
T22 |
0 |
30576 |
0 |
0 |
T39 |
0 |
67624 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
43124157 |
0 |
0 |
T1 |
1368 |
1368 |
0 |
0 |
T2 |
64472 |
61248 |
0 |
0 |
T3 |
629757 |
212768 |
0 |
0 |
T4 |
118850 |
114592 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T14 |
0 |
554493 |
0 |
0 |
T15 |
0 |
78952 |
0 |
0 |
T16 |
178040 |
172088 |
0 |
0 |
T18 |
0 |
648 |
0 |
0 |
T22 |
0 |
30576 |
0 |
0 |
T39 |
0 |
67624 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
9162985 |
0 |
0 |
T3 |
629757 |
83514 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T11 |
53748 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T13 |
194272 |
0 |
0 |
0 |
T14 |
0 |
112716 |
0 |
0 |
T15 |
0 |
40547 |
0 |
0 |
T16 |
178040 |
69640 |
0 |
0 |
T22 |
0 |
11069 |
0 |
0 |
T23 |
0 |
97196 |
0 |
0 |
T26 |
0 |
34562 |
0 |
0 |
T27 |
0 |
73601 |
0 |
0 |
T41 |
0 |
47560 |
0 |
0 |
T42 |
0 |
39128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T16,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T16,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
294434 |
0 |
0 |
T3 |
629757 |
2683 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T11 |
53748 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T13 |
194272 |
0 |
0 |
0 |
T14 |
0 |
3621 |
0 |
0 |
T15 |
0 |
1298 |
0 |
0 |
T16 |
178040 |
2238 |
0 |
0 |
T22 |
0 |
356 |
0 |
0 |
T23 |
0 |
3121 |
0 |
0 |
T26 |
0 |
1103 |
0 |
0 |
T27 |
0 |
2362 |
0 |
0 |
T41 |
0 |
1530 |
0 |
0 |
T42 |
0 |
1253 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
43124157 |
0 |
0 |
T1 |
1368 |
1368 |
0 |
0 |
T2 |
64472 |
61248 |
0 |
0 |
T3 |
629757 |
212768 |
0 |
0 |
T4 |
118850 |
114592 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T14 |
0 |
554493 |
0 |
0 |
T15 |
0 |
78952 |
0 |
0 |
T16 |
178040 |
172088 |
0 |
0 |
T18 |
0 |
648 |
0 |
0 |
T22 |
0 |
30576 |
0 |
0 |
T39 |
0 |
67624 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
43124157 |
0 |
0 |
T1 |
1368 |
1368 |
0 |
0 |
T2 |
64472 |
61248 |
0 |
0 |
T3 |
629757 |
212768 |
0 |
0 |
T4 |
118850 |
114592 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T14 |
0 |
554493 |
0 |
0 |
T15 |
0 |
78952 |
0 |
0 |
T16 |
178040 |
172088 |
0 |
0 |
T18 |
0 |
648 |
0 |
0 |
T22 |
0 |
30576 |
0 |
0 |
T39 |
0 |
67624 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
43124157 |
0 |
0 |
T1 |
1368 |
1368 |
0 |
0 |
T2 |
64472 |
61248 |
0 |
0 |
T3 |
629757 |
212768 |
0 |
0 |
T4 |
118850 |
114592 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T14 |
0 |
554493 |
0 |
0 |
T15 |
0 |
78952 |
0 |
0 |
T16 |
178040 |
172088 |
0 |
0 |
T18 |
0 |
648 |
0 |
0 |
T22 |
0 |
30576 |
0 |
0 |
T39 |
0 |
67624 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193546521 |
294434 |
0 |
0 |
T3 |
629757 |
2683 |
0 |
0 |
T4 |
118850 |
0 |
0 |
0 |
T5 |
31504 |
0 |
0 |
0 |
T6 |
17905 |
0 |
0 |
0 |
T9 |
23212 |
0 |
0 |
0 |
T10 |
47666 |
0 |
0 |
0 |
T11 |
53748 |
0 |
0 |
0 |
T12 |
82827 |
0 |
0 |
0 |
T13 |
194272 |
0 |
0 |
0 |
T14 |
0 |
3621 |
0 |
0 |
T15 |
0 |
1298 |
0 |
0 |
T16 |
178040 |
2238 |
0 |
0 |
T22 |
0 |
356 |
0 |
0 |
T23 |
0 |
3121 |
0 |
0 |
T26 |
0 |
1103 |
0 |
0 |
T27 |
0 |
2362 |
0 |
0 |
T41 |
0 |
1530 |
0 |
0 |
T42 |
0 |
1253 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T5,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T5,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
3763139 |
0 |
0 |
T3 |
198537 |
10816 |
0 |
0 |
T4 |
740851 |
0 |
0 |
0 |
T5 |
257092 |
832 |
0 |
0 |
T6 |
17383 |
3768 |
0 |
0 |
T7 |
1055 |
0 |
0 |
0 |
T8 |
1277 |
0 |
0 |
0 |
T9 |
75773 |
832 |
0 |
0 |
T10 |
337121 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
93160 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
33290 |
0 |
0 |
T15 |
0 |
1664 |
0 |
0 |
T16 |
123922 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
3763139 |
0 |
0 |
T3 |
198537 |
10816 |
0 |
0 |
T4 |
740851 |
0 |
0 |
0 |
T5 |
257092 |
832 |
0 |
0 |
T6 |
17383 |
3768 |
0 |
0 |
T7 |
1055 |
0 |
0 |
0 |
T8 |
1277 |
0 |
0 |
0 |
T9 |
75773 |
832 |
0 |
0 |
T10 |
337121 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
93160 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
33290 |
0 |
0 |
T15 |
0 |
1664 |
0 |
0 |
T16 |
123922 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T16,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T16,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T16,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T16,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
540649 |
0 |
0 |
T3 |
198537 |
1918 |
0 |
0 |
T4 |
740851 |
0 |
0 |
0 |
T5 |
257092 |
0 |
0 |
0 |
T6 |
17383 |
0 |
0 |
0 |
T7 |
1055 |
0 |
0 |
0 |
T8 |
1277 |
0 |
0 |
0 |
T9 |
75773 |
0 |
0 |
0 |
T10 |
337121 |
0 |
0 |
0 |
T12 |
93160 |
0 |
0 |
0 |
T14 |
0 |
14569 |
0 |
0 |
T15 |
0 |
2507 |
0 |
0 |
T16 |
123922 |
5915 |
0 |
0 |
T22 |
0 |
325 |
0 |
0 |
T23 |
0 |
2315 |
0 |
0 |
T24 |
0 |
403 |
0 |
0 |
T25 |
0 |
1455 |
0 |
0 |
T26 |
0 |
1039 |
0 |
0 |
T27 |
0 |
6742 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
574001216 |
0 |
0 |
T1 |
4846 |
4771 |
0 |
0 |
T2 |
283166 |
283112 |
0 |
0 |
T3 |
198537 |
198531 |
0 |
0 |
T4 |
740851 |
740799 |
0 |
0 |
T5 |
257092 |
257031 |
0 |
0 |
T6 |
17383 |
17322 |
0 |
0 |
T7 |
1055 |
993 |
0 |
0 |
T8 |
1277 |
1206 |
0 |
0 |
T9 |
75773 |
75723 |
0 |
0 |
T10 |
337121 |
337067 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574085677 |
540649 |
0 |
0 |
T3 |
198537 |
1918 |
0 |
0 |
T4 |
740851 |
0 |
0 |
0 |
T5 |
257092 |
0 |
0 |
0 |
T6 |
17383 |
0 |
0 |
0 |
T7 |
1055 |
0 |
0 |
0 |
T8 |
1277 |
0 |
0 |
0 |
T9 |
75773 |
0 |
0 |
0 |
T10 |
337121 |
0 |
0 |
0 |
T12 |
93160 |
0 |
0 |
0 |
T14 |
0 |
14569 |
0 |
0 |
T15 |
0 |
2507 |
0 |
0 |
T16 |
123922 |
5915 |
0 |
0 |
T22 |
0 |
325 |
0 |
0 |
T23 |
0 |
2315 |
0 |
0 |
T24 |
0 |
403 |
0 |
0 |
T25 |
0 |
1455 |
0 |
0 |
T26 |
0 |
1039 |
0 |
0 |
T27 |
0 |
6742 |
0 |
0 |