Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T10,T11 |
1 | 1 | Covered | T4,T11,T14 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Covered | T4,T10,T11 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
372660186 |
840 |
0 |
0 |
T4 |
285336 |
11 |
0 |
0 |
T5 |
121872 |
0 |
0 |
0 |
T8 |
147170 |
0 |
0 |
0 |
T9 |
31784 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T14 |
0 |
6 |
0 |
0 |
T15 |
13350 |
0 |
0 |
0 |
T16 |
664536 |
0 |
0 |
0 |
T17 |
56002 |
0 |
0 |
0 |
T18 |
7478 |
0 |
0 |
0 |
T19 |
207098 |
0 |
0 |
0 |
T21 |
1177076 |
0 |
0 |
0 |
T58 |
0 |
18 |
0 |
0 |
T61 |
0 |
8 |
0 |
0 |
T91 |
0 |
12 |
0 |
0 |
T93 |
0 |
5 |
0 |
0 |
T106 |
0 |
7 |
0 |
0 |
T107 |
0 |
7 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119871162 |
840 |
0 |
0 |
T4 |
276780 |
11 |
0 |
0 |
T5 |
107440 |
0 |
0 |
0 |
T8 |
250274 |
0 |
0 |
0 |
T9 |
24896 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T14 |
0 |
6 |
0 |
0 |
T15 |
5658 |
0 |
0 |
0 |
T16 |
496748 |
0 |
0 |
0 |
T17 |
6830 |
0 |
0 |
0 |
T18 |
4816 |
0 |
0 |
0 |
T19 |
250806 |
0 |
0 |
0 |
T21 |
238724 |
0 |
0 |
0 |
T58 |
0 |
18 |
0 |
0 |
T61 |
0 |
8 |
0 |
0 |
T91 |
0 |
12 |
0 |
0 |
T93 |
0 |
5 |
0 |
0 |
T106 |
0 |
7 |
0 |
0 |
T107 |
0 |
7 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124220062 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39957054 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T10,T11 |
1 | 1 | Covered | T4,T11,T14 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Covered | T4,T10,T11 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124220062 |
332 |
0 |
0 |
T4 |
142668 |
6 |
0 |
0 |
T5 |
60936 |
0 |
0 |
0 |
T8 |
73585 |
0 |
0 |
0 |
T9 |
15892 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T15 |
6675 |
0 |
0 |
0 |
T16 |
332268 |
0 |
0 |
0 |
T17 |
28001 |
0 |
0 |
0 |
T18 |
3739 |
0 |
0 |
0 |
T19 |
103549 |
0 |
0 |
0 |
T21 |
588538 |
0 |
0 |
0 |
T58 |
0 |
9 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T91 |
0 |
6 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39957054 |
332 |
0 |
0 |
T4 |
138390 |
6 |
0 |
0 |
T5 |
53720 |
0 |
0 |
0 |
T8 |
125137 |
0 |
0 |
0 |
T9 |
12448 |
0 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T15 |
2829 |
0 |
0 |
0 |
T16 |
248374 |
0 |
0 |
0 |
T17 |
3415 |
0 |
0 |
0 |
T18 |
2408 |
0 |
0 |
0 |
T19 |
125403 |
0 |
0 |
0 |
T21 |
119362 |
0 |
0 |
0 |
T58 |
0 |
9 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T91 |
0 |
6 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T11,T14 |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Covered | T4,T11,T14 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T11,T14 |
1 | 0 | Covered | T4,T11,T14 |
1 | 1 | Covered | T4,T11,T14 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124220062 |
508 |
0 |
0 |
T4 |
142668 |
5 |
0 |
0 |
T5 |
60936 |
0 |
0 |
0 |
T8 |
73585 |
0 |
0 |
0 |
T9 |
15892 |
0 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T15 |
6675 |
0 |
0 |
0 |
T16 |
332268 |
0 |
0 |
0 |
T17 |
28001 |
0 |
0 |
0 |
T18 |
3739 |
0 |
0 |
0 |
T19 |
103549 |
0 |
0 |
0 |
T21 |
588538 |
0 |
0 |
0 |
T58 |
0 |
9 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T91 |
0 |
6 |
0 |
0 |
T93 |
0 |
5 |
0 |
0 |
T106 |
0 |
5 |
0 |
0 |
T107 |
0 |
5 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39957054 |
508 |
0 |
0 |
T4 |
138390 |
5 |
0 |
0 |
T5 |
53720 |
0 |
0 |
0 |
T8 |
125137 |
0 |
0 |
0 |
T9 |
12448 |
0 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T15 |
2829 |
0 |
0 |
0 |
T16 |
248374 |
0 |
0 |
0 |
T17 |
3415 |
0 |
0 |
0 |
T18 |
2408 |
0 |
0 |
0 |
T19 |
125403 |
0 |
0 |
0 |
T21 |
119362 |
0 |
0 |
0 |
T58 |
0 |
9 |
0 |
0 |
T61 |
0 |
4 |
0 |
0 |
T91 |
0 |
6 |
0 |
0 |
T93 |
0 |
5 |
0 |
0 |
T106 |
0 |
5 |
0 |
0 |
T107 |
0 |
5 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |