dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.46 98.94 91.20 91.67 95.48 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.01 94.03 70.69 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T5
110Not Covered
111CoveredT3,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT3,T4,T5
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39957054 6260535 0 0
DepthKnown_A 39957054 26855639 0 0
RvalidKnown_A 39957054 26855639 0 0
WreadyKnown_A 39957054 26855639 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39957054 6260535 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 6260535 0 0
T3 76566 918 0 0
T4 138390 28646 0 0
T5 53720 50042 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T10 0 9456 0 0
T11 0 49190 0 0
T12 0 217392 0 0
T13 0 468 0 0
T14 0 18004 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0
T58 0 77714 0 0
T60 0 3172 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 6260535 0 0
T3 76566 918 0 0
T4 138390 28646 0 0
T5 53720 50042 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T10 0 9456 0 0
T11 0 49190 0 0
T12 0 217392 0 0
T13 0 468 0 0
T14 0 18004 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0
T58 0 77714 0 0
T60 0 3172 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101CoveredT3,T4,T5
110Not Covered
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T5
110Not Covered
111CoveredT3,T4,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT3,T4,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT3,T4,T5
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39957054 6574987 0 0
DepthKnown_A 39957054 26855639 0 0
RvalidKnown_A 39957054 26855639 0 0
WreadyKnown_A 39957054 26855639 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39957054 6574987 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 6574987 0 0
T3 76566 1040 0 0
T4 138390 29958 0 0
T5 53720 53336 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T10 0 9748 0 0
T11 0 51776 0 0
T12 0 226432 0 0
T13 0 528 0 0
T14 0 19289 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0
T58 0 80621 0 0
T60 0 3608 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 6574987 0 0
T3 76566 1040 0 0
T4 138390 29958 0 0
T5 53720 53336 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T10 0 9748 0 0
T11 0 51776 0 0
T12 0 226432 0 0
T13 0 528 0 0
T14 0 19289 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0
T58 0 80621 0 0
T60 0 3608 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T5

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T5
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T5
0 0 Covered T3,T4,T5


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39957054 0 0 0
DepthKnown_A 39957054 26855639 0 0
RvalidKnown_A 39957054 26855639 0 0
WreadyKnown_A 39957054 26855639 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39957054 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 26855639 0 0
T3 76566 76512 0 0
T4 138390 138390 0 0
T5 53720 53720 0 0
T8 125137 125136 0 0
T9 12448 12448 0 0
T10 0 85892 0 0
T11 0 83224 0 0
T12 0 337056 0 0
T13 0 250512 0 0
T14 0 65817 0 0
T15 2829 0 0 0
T16 248374 0 0 0
T17 3415 0 0 0
T18 2408 0 0 0
T19 125403 0 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT15,T16,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T15

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T15
10Not Covered
11CoveredT15,T16,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T15
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT15,T16,T17
101CoveredT15,T16,T17
110Not Covered
111CoveredT15,T16,T17

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT15,T16,T17

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT15,T16,T17

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT15,T16,T17
10CoveredT15,T16,T17
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T15
0 0 Covered T1,T2,T15


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39957054 2169418 0 0
DepthKnown_A 39957054 12514903 0 0
RvalidKnown_A 39957054 12514903 0 0
WreadyKnown_A 39957054 12514903 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39957054 2169418 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 2169418 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T15 2829 1492 0 0
T16 248374 54169 0 0
T17 3415 833 0 0
T18 2408 1044 0 0
T19 125403 0 0 0
T21 119362 43534 0 0
T23 912 122 0 0
T63 0 62566 0 0
T64 0 2173 0 0
T66 0 21441 0 0
T67 0 2088 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 12514903 0 0
T1 936 936 0 0
T2 3977 3240 0 0
T3 76566 0 0 0
T4 138390 0 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T15 2829 2704 0 0
T16 248374 239640 0 0
T17 3415 2664 0 0
T18 2408 2408 0 0
T19 0 118792 0 0
T21 0 112368 0 0
T23 0 912 0 0
T59 0 288 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 12514903 0 0
T1 936 936 0 0
T2 3977 3240 0 0
T3 76566 0 0 0
T4 138390 0 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T15 2829 2704 0 0
T16 248374 239640 0 0
T17 3415 2664 0 0
T18 2408 2408 0 0
T19 0 118792 0 0
T21 0 112368 0 0
T23 0 912 0 0
T59 0 288 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 12514903 0 0
T1 936 936 0 0
T2 3977 3240 0 0
T3 76566 0 0 0
T4 138390 0 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T15 2829 2704 0 0
T16 248374 239640 0 0
T17 3415 2664 0 0
T18 2408 2408 0 0
T19 0 118792 0 0
T21 0 112368 0 0
T23 0 912 0 0
T59 0 288 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 2169418 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T15 2829 1492 0 0
T16 248374 54169 0 0
T17 3415 833 0 0
T18 2408 1044 0 0
T19 125403 0 0 0
T21 119362 43534 0 0
T23 912 122 0 0
T63 0 62566 0 0
T64 0 2173 0 0
T66 0 21441 0 0
T67 0 2088 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T15

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T15
10Not Covered
11CoveredT15,T16,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T15
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT15,T16,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T15,T16,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T15
0 0 Covered T1,T2,T15


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 39957054 69693 0 0
DepthKnown_A 39957054 12514903 0 0
RvalidKnown_A 39957054 12514903 0 0
WreadyKnown_A 39957054 12514903 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 39957054 69693 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 69693 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T15 2829 47 0 0
T16 248374 1739 0 0
T17 3415 26 0 0
T18 2408 33 0 0
T19 125403 0 0 0
T21 119362 1401 0 0
T23 912 4 0 0
T63 0 2009 0 0
T64 0 71 0 0
T66 0 688 0 0
T67 0 66 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 12514903 0 0
T1 936 936 0 0
T2 3977 3240 0 0
T3 76566 0 0 0
T4 138390 0 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T15 2829 2704 0 0
T16 248374 239640 0 0
T17 3415 2664 0 0
T18 2408 2408 0 0
T19 0 118792 0 0
T21 0 112368 0 0
T23 0 912 0 0
T59 0 288 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 12514903 0 0
T1 936 936 0 0
T2 3977 3240 0 0
T3 76566 0 0 0
T4 138390 0 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T15 2829 2704 0 0
T16 248374 239640 0 0
T17 3415 2664 0 0
T18 2408 2408 0 0
T19 0 118792 0 0
T21 0 112368 0 0
T23 0 912 0 0
T59 0 288 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 12514903 0 0
T1 936 936 0 0
T2 3977 3240 0 0
T3 76566 0 0 0
T4 138390 0 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T15 2829 2704 0 0
T16 248374 239640 0 0
T17 3415 2664 0 0
T18 2408 2408 0 0
T19 0 118792 0 0
T21 0 112368 0 0
T23 0 912 0 0
T59 0 288 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 39957054 69693 0 0
T5 53720 0 0 0
T8 125137 0 0 0
T9 12448 0 0 0
T15 2829 47 0 0
T16 248374 1739 0 0
T17 3415 26 0 0
T18 2408 33 0 0
T19 125403 0 0 0
T21 119362 1401 0 0
T23 912 4 0 0
T63 0 2009 0 0
T64 0 71 0 0
T66 0 688 0 0
T67 0 66 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T8
110Not Covered
111CoveredT3,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124220062 473673 0 0
DepthKnown_A 124220062 124162967 0 0
RvalidKnown_A 124220062 124162967 0 0
WreadyKnown_A 124220062 124162967 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124220062 473673 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 473673 0 0
T3 615550 832 0 0
T4 142668 2128 0 0
T5 60936 832 0 0
T8 73585 3775 0 0
T9 15892 832 0 0
T10 0 840 0 0
T11 0 2639 0 0
T12 0 832 0 0
T13 0 832 0 0
T14 0 1600 0 0
T15 6675 0 0 0
T16 332268 0 0 0
T17 28001 0 0 0
T18 3739 0 0 0
T19 103549 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 473673 0 0
T3 615550 832 0 0
T4 142668 2128 0 0
T5 60936 832 0 0
T8 73585 3775 0 0
T9 15892 832 0 0
T10 0 840 0 0
T11 0 2639 0 0
T12 0 832 0 0
T13 0 832 0 0
T14 0 1600 0 0
T15 6675 0 0 0
T16 332268 0 0 0
T17 28001 0 0 0
T18 3739 0 0 0
T19 103549 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124220062 0 0 0
DepthKnown_A 124220062 124162967 0 0
RvalidKnown_A 124220062 124162967 0 0
WreadyKnown_A 124220062 124162967 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124220062 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124220062 0 0 0
DepthKnown_A 124220062 124162967 0 0
RvalidKnown_A 124220062 124162967 0 0
WreadyKnown_A 124220062 124162967 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124220062 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT15,T16,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT15,T16,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT15,T16,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT21,T63,T64
110Not Covered
111CoveredT15,T16,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT15,T16,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T15,T16,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T15,T16,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 124220062 76271 0 0
DepthKnown_A 124220062 124162967 0 0
RvalidKnown_A 124220062 124162967 0 0
WreadyKnown_A 124220062 124162967 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 124220062 76271 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 76271 0 0
T5 60936 0 0 0
T8 73585 0 0 0
T9 15892 0 0 0
T15 6675 18 0 0
T16 332268 1112 0 0
T17 28001 33 0 0
T18 3739 23 0 0
T19 103549 0 0 0
T21 588538 2327 0 0
T22 1255 0 0 0
T23 0 12 0 0
T63 0 3514 0 0
T64 0 24 0 0
T65 0 24 0 0
T66 0 1637 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 124162967 0 0
T1 3269 3178 0 0
T2 12049 11964 0 0
T3 615550 615499 0 0
T4 142668 142580 0 0
T5 60936 60850 0 0
T8 73585 73505 0 0
T15 6675 6612 0 0
T16 332268 332169 0 0
T17 28001 27910 0 0
T18 3739 3682 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 124220062 76271 0 0
T5 60936 0 0 0
T8 73585 0 0 0
T9 15892 0 0 0
T15 6675 18 0 0
T16 332268 1112 0 0
T17 28001 33 0 0
T18 3739 23 0 0
T19 103549 0 0 0
T21 588538 2327 0 0
T22 1255 0 0 0
T23 0 12 0 0
T63 0 3514 0 0
T64 0 24 0 0
T65 0 24 0 0
T66 0 1637 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%