Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T4,T5 |
| 0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
6260535 |
0 |
0 |
| T3 |
76566 |
918 |
0 |
0 |
| T4 |
138390 |
28646 |
0 |
0 |
| T5 |
53720 |
50042 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T10 |
0 |
9456 |
0 |
0 |
| T11 |
0 |
49190 |
0 |
0 |
| T12 |
0 |
217392 |
0 |
0 |
| T13 |
0 |
468 |
0 |
0 |
| T14 |
0 |
18004 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T58 |
0 |
77714 |
0 |
0 |
| T60 |
0 |
3172 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
6260535 |
0 |
0 |
| T3 |
76566 |
918 |
0 |
0 |
| T4 |
138390 |
28646 |
0 |
0 |
| T5 |
53720 |
50042 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T10 |
0 |
9456 |
0 |
0 |
| T11 |
0 |
49190 |
0 |
0 |
| T12 |
0 |
217392 |
0 |
0 |
| T13 |
0 |
468 |
0 |
0 |
| T14 |
0 |
18004 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T58 |
0 |
77714 |
0 |
0 |
| T60 |
0 |
3172 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | 1 | Covered | T3,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T4,T5 |
| 0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
6574987 |
0 |
0 |
| T3 |
76566 |
1040 |
0 |
0 |
| T4 |
138390 |
29958 |
0 |
0 |
| T5 |
53720 |
53336 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T10 |
0 |
9748 |
0 |
0 |
| T11 |
0 |
51776 |
0 |
0 |
| T12 |
0 |
226432 |
0 |
0 |
| T13 |
0 |
528 |
0 |
0 |
| T14 |
0 |
19289 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T58 |
0 |
80621 |
0 |
0 |
| T60 |
0 |
3608 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
6574987 |
0 |
0 |
| T3 |
76566 |
1040 |
0 |
0 |
| T4 |
138390 |
29958 |
0 |
0 |
| T5 |
53720 |
53336 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T10 |
0 |
9748 |
0 |
0 |
| T11 |
0 |
51776 |
0 |
0 |
| T12 |
0 |
226432 |
0 |
0 |
| T13 |
0 |
528 |
0 |
0 |
| T14 |
0 |
19289 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T58 |
0 |
80621 |
0 |
0 |
| T60 |
0 |
3608 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T4,T5 |
| 0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
26855639 |
0 |
0 |
| T3 |
76566 |
76512 |
0 |
0 |
| T4 |
138390 |
138390 |
0 |
0 |
| T5 |
53720 |
53720 |
0 |
0 |
| T8 |
125137 |
125136 |
0 |
0 |
| T9 |
12448 |
12448 |
0 |
0 |
| T10 |
0 |
85892 |
0 |
0 |
| T11 |
0 |
83224 |
0 |
0 |
| T12 |
0 |
337056 |
0 |
0 |
| T13 |
0 |
250512 |
0 |
0 |
| T14 |
0 |
65817 |
0 |
0 |
| T15 |
2829 |
0 |
0 |
0 |
| T16 |
248374 |
0 |
0 |
0 |
| T17 |
3415 |
0 |
0 |
0 |
| T18 |
2408 |
0 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | 1 | Covered | T15,T16,T17 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T15,T16,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T15,T16,T17 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T15 |
| 0 |
0 |
Covered |
T1,T2,T15 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
2169418 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T15 |
2829 |
1492 |
0 |
0 |
| T16 |
248374 |
54169 |
0 |
0 |
| T17 |
3415 |
833 |
0 |
0 |
| T18 |
2408 |
1044 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T21 |
119362 |
43534 |
0 |
0 |
| T23 |
912 |
122 |
0 |
0 |
| T63 |
0 |
62566 |
0 |
0 |
| T64 |
0 |
2173 |
0 |
0 |
| T66 |
0 |
21441 |
0 |
0 |
| T67 |
0 |
2088 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
12514903 |
0 |
0 |
| T1 |
936 |
936 |
0 |
0 |
| T2 |
3977 |
3240 |
0 |
0 |
| T3 |
76566 |
0 |
0 |
0 |
| T4 |
138390 |
0 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T15 |
2829 |
2704 |
0 |
0 |
| T16 |
248374 |
239640 |
0 |
0 |
| T17 |
3415 |
2664 |
0 |
0 |
| T18 |
2408 |
2408 |
0 |
0 |
| T19 |
0 |
118792 |
0 |
0 |
| T21 |
0 |
112368 |
0 |
0 |
| T23 |
0 |
912 |
0 |
0 |
| T59 |
0 |
288 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
12514903 |
0 |
0 |
| T1 |
936 |
936 |
0 |
0 |
| T2 |
3977 |
3240 |
0 |
0 |
| T3 |
76566 |
0 |
0 |
0 |
| T4 |
138390 |
0 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T15 |
2829 |
2704 |
0 |
0 |
| T16 |
248374 |
239640 |
0 |
0 |
| T17 |
3415 |
2664 |
0 |
0 |
| T18 |
2408 |
2408 |
0 |
0 |
| T19 |
0 |
118792 |
0 |
0 |
| T21 |
0 |
112368 |
0 |
0 |
| T23 |
0 |
912 |
0 |
0 |
| T59 |
0 |
288 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
12514903 |
0 |
0 |
| T1 |
936 |
936 |
0 |
0 |
| T2 |
3977 |
3240 |
0 |
0 |
| T3 |
76566 |
0 |
0 |
0 |
| T4 |
138390 |
0 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T15 |
2829 |
2704 |
0 |
0 |
| T16 |
248374 |
239640 |
0 |
0 |
| T17 |
3415 |
2664 |
0 |
0 |
| T18 |
2408 |
2408 |
0 |
0 |
| T19 |
0 |
118792 |
0 |
0 |
| T21 |
0 |
112368 |
0 |
0 |
| T23 |
0 |
912 |
0 |
0 |
| T59 |
0 |
288 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
2169418 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T15 |
2829 |
1492 |
0 |
0 |
| T16 |
248374 |
54169 |
0 |
0 |
| T17 |
3415 |
833 |
0 |
0 |
| T18 |
2408 |
1044 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T21 |
119362 |
43534 |
0 |
0 |
| T23 |
912 |
122 |
0 |
0 |
| T63 |
0 |
62566 |
0 |
0 |
| T64 |
0 |
2173 |
0 |
0 |
| T66 |
0 |
21441 |
0 |
0 |
| T67 |
0 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T15 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T15,T16,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T15,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T15 |
| 0 |
0 |
Covered |
T1,T2,T15 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
69693 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T15 |
2829 |
47 |
0 |
0 |
| T16 |
248374 |
1739 |
0 |
0 |
| T17 |
3415 |
26 |
0 |
0 |
| T18 |
2408 |
33 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T21 |
119362 |
1401 |
0 |
0 |
| T23 |
912 |
4 |
0 |
0 |
| T63 |
0 |
2009 |
0 |
0 |
| T64 |
0 |
71 |
0 |
0 |
| T66 |
0 |
688 |
0 |
0 |
| T67 |
0 |
66 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
12514903 |
0 |
0 |
| T1 |
936 |
936 |
0 |
0 |
| T2 |
3977 |
3240 |
0 |
0 |
| T3 |
76566 |
0 |
0 |
0 |
| T4 |
138390 |
0 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T15 |
2829 |
2704 |
0 |
0 |
| T16 |
248374 |
239640 |
0 |
0 |
| T17 |
3415 |
2664 |
0 |
0 |
| T18 |
2408 |
2408 |
0 |
0 |
| T19 |
0 |
118792 |
0 |
0 |
| T21 |
0 |
112368 |
0 |
0 |
| T23 |
0 |
912 |
0 |
0 |
| T59 |
0 |
288 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
12514903 |
0 |
0 |
| T1 |
936 |
936 |
0 |
0 |
| T2 |
3977 |
3240 |
0 |
0 |
| T3 |
76566 |
0 |
0 |
0 |
| T4 |
138390 |
0 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T15 |
2829 |
2704 |
0 |
0 |
| T16 |
248374 |
239640 |
0 |
0 |
| T17 |
3415 |
2664 |
0 |
0 |
| T18 |
2408 |
2408 |
0 |
0 |
| T19 |
0 |
118792 |
0 |
0 |
| T21 |
0 |
112368 |
0 |
0 |
| T23 |
0 |
912 |
0 |
0 |
| T59 |
0 |
288 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
12514903 |
0 |
0 |
| T1 |
936 |
936 |
0 |
0 |
| T2 |
3977 |
3240 |
0 |
0 |
| T3 |
76566 |
0 |
0 |
0 |
| T4 |
138390 |
0 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T15 |
2829 |
2704 |
0 |
0 |
| T16 |
248374 |
239640 |
0 |
0 |
| T17 |
3415 |
2664 |
0 |
0 |
| T18 |
2408 |
2408 |
0 |
0 |
| T19 |
0 |
118792 |
0 |
0 |
| T21 |
0 |
112368 |
0 |
0 |
| T23 |
0 |
912 |
0 |
0 |
| T59 |
0 |
288 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39957054 |
69693 |
0 |
0 |
| T5 |
53720 |
0 |
0 |
0 |
| T8 |
125137 |
0 |
0 |
0 |
| T9 |
12448 |
0 |
0 |
0 |
| T15 |
2829 |
47 |
0 |
0 |
| T16 |
248374 |
1739 |
0 |
0 |
| T17 |
3415 |
26 |
0 |
0 |
| T18 |
2408 |
33 |
0 |
0 |
| T19 |
125403 |
0 |
0 |
0 |
| T21 |
119362 |
1401 |
0 |
0 |
| T23 |
912 |
4 |
0 |
0 |
| T63 |
0 |
2009 |
0 |
0 |
| T64 |
0 |
71 |
0 |
0 |
| T66 |
0 |
688 |
0 |
0 |
| T67 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T4,T8 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T4,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
473673 |
0 |
0 |
| T3 |
615550 |
832 |
0 |
0 |
| T4 |
142668 |
2128 |
0 |
0 |
| T5 |
60936 |
832 |
0 |
0 |
| T8 |
73585 |
3775 |
0 |
0 |
| T9 |
15892 |
832 |
0 |
0 |
| T10 |
0 |
840 |
0 |
0 |
| T11 |
0 |
2639 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
| T14 |
0 |
1600 |
0 |
0 |
| T15 |
6675 |
0 |
0 |
0 |
| T16 |
332268 |
0 |
0 |
0 |
| T17 |
28001 |
0 |
0 |
0 |
| T18 |
3739 |
0 |
0 |
0 |
| T19 |
103549 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
473673 |
0 |
0 |
| T3 |
615550 |
832 |
0 |
0 |
| T4 |
142668 |
2128 |
0 |
0 |
| T5 |
60936 |
832 |
0 |
0 |
| T8 |
73585 |
3775 |
0 |
0 |
| T9 |
15892 |
832 |
0 |
0 |
| T10 |
0 |
840 |
0 |
0 |
| T11 |
0 |
2639 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
832 |
0 |
0 |
| T14 |
0 |
1600 |
0 |
0 |
| T15 |
6675 |
0 |
0 |
0 |
| T16 |
332268 |
0 |
0 |
0 |
| T17 |
28001 |
0 |
0 |
0 |
| T18 |
3739 |
0 |
0 |
0 |
| T19 |
103549 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T21,T63,T64 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T15,T16,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T15,T16,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T15,T16,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T15,T16,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
76271 |
0 |
0 |
| T5 |
60936 |
0 |
0 |
0 |
| T8 |
73585 |
0 |
0 |
0 |
| T9 |
15892 |
0 |
0 |
0 |
| T15 |
6675 |
18 |
0 |
0 |
| T16 |
332268 |
1112 |
0 |
0 |
| T17 |
28001 |
33 |
0 |
0 |
| T18 |
3739 |
23 |
0 |
0 |
| T19 |
103549 |
0 |
0 |
0 |
| T21 |
588538 |
2327 |
0 |
0 |
| T22 |
1255 |
0 |
0 |
0 |
| T23 |
0 |
12 |
0 |
0 |
| T63 |
0 |
3514 |
0 |
0 |
| T64 |
0 |
24 |
0 |
0 |
| T65 |
0 |
24 |
0 |
0 |
| T66 |
0 |
1637 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
124162967 |
0 |
0 |
| T1 |
3269 |
3178 |
0 |
0 |
| T2 |
12049 |
11964 |
0 |
0 |
| T3 |
615550 |
615499 |
0 |
0 |
| T4 |
142668 |
142580 |
0 |
0 |
| T5 |
60936 |
60850 |
0 |
0 |
| T8 |
73585 |
73505 |
0 |
0 |
| T15 |
6675 |
6612 |
0 |
0 |
| T16 |
332268 |
332169 |
0 |
0 |
| T17 |
28001 |
27910 |
0 |
0 |
| T18 |
3739 |
3682 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124220062 |
76271 |
0 |
0 |
| T5 |
60936 |
0 |
0 |
0 |
| T8 |
73585 |
0 |
0 |
0 |
| T9 |
15892 |
0 |
0 |
0 |
| T15 |
6675 |
18 |
0 |
0 |
| T16 |
332268 |
1112 |
0 |
0 |
| T17 |
28001 |
33 |
0 |
0 |
| T18 |
3739 |
23 |
0 |
0 |
| T19 |
103549 |
0 |
0 |
0 |
| T21 |
588538 |
2327 |
0 |
0 |
| T22 |
1255 |
0 |
0 |
0 |
| T23 |
0 |
12 |
0 |
0 |
| T63 |
0 |
3514 |
0 |
0 |
| T64 |
0 |
24 |
0 |
0 |
| T65 |
0 |
24 |
0 |
0 |
| T66 |
0 |
1637 |
0 |
0 |