Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : spid_csb_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_upload.u_sys_cmdfifo_set 75.54 90.91 50.00 85.71
tb.dut.u_spid_csb_sync 95.24 100.00 100.00 85.71



Module Instance : tb.dut.u_upload.u_sys_cmdfifo_set

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.54 90.91 50.00 85.71


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
78.34 94.12 50.00 90.91


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
31.27 68.81 25.00 0.00 42.55 20.00 u_upload


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_count_sync 100.00 100.00 100.00



Module Instance : tb.dut.u_spid_csb_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.24 100.00 100.00 85.71


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.97 100.00 100.00 90.91


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
86.03 90.27 78.43 96.94 78.12 86.36 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_count_sync 100.00 100.00 100.00

Line Coverage for Module : spid_csb_sync
Line No.TotalCoveredPercent
TOTAL1111100.00
ALWAYS3244100.00
ALWAYS4433100.00
ALWAYS6333100.00
CONT_ASSIGN7011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
32 1 1
33 1 1
35 1 1
36 1 1
MISSING_ELSE
44 1 1
45 1 1
47 1 1
63 1 1
64 1 1
66 1 1
70 1 1


Cond Coverage for Module : spid_csb_sync
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       70
 EXPRESSION (sys_toggle != sys_toggle_last)
            ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT7,T4,T5

Branch Coverage for Module : spid_csb_sync
Line No.TotalCoveredPercent
Branches 7 7 100.00
IF 32 3 3 100.00
IF 44 2 2 100.00
IF 63 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 32 if ((!rst_ni)) -2-: 35 if (sck_pulse_en_i)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T7,T8,T4
0 0 Covered T7,T8,T4


LineNo. Expression -1-: 44 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T7


LineNo. Expression -1-: 63 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_upload.u_sys_cmdfifo_set
Line No.TotalCoveredPercent
TOTAL111090.91
ALWAYS324375.00
ALWAYS4433100.00
ALWAYS6333100.00
CONT_ASSIGN7011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
32 1 1
33 1 1
35 1 1
36 0 1
MISSING_ELSE
44 1 1
45 1 1
47 1 1
63 1 1
64 1 1
66 1 1
70 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_sys_cmdfifo_set
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       70
 EXPRESSION (sys_toggle != sys_toggle_last)
            ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.u_upload.u_sys_cmdfifo_set
Line No.TotalCoveredPercent
Branches 7 6 85.71
IF 32 3 2 66.67
IF 44 2 2 100.00
IF 63 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 32 if ((!rst_ni)) -2-: 35 if (sck_pulse_en_i)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T7,T8,T4


LineNo. Expression -1-: 44 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T7


LineNo. Expression -1-: 63 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_spid_csb_sync
Line No.TotalCoveredPercent
TOTAL1111100.00
ALWAYS3244100.00
ALWAYS4433100.00
ALWAYS6333100.00
CONT_ASSIGN7011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
32 1 1
33 1 1
35 1 1
36 1 1
==> MISSING_ELSE
44 1 1
45 1 1
47 1 1
63 1 1
64 1 1
66 1 1
70 1 1


Cond Coverage for Instance : tb.dut.u_spid_csb_sync
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       70
 EXPRESSION (sys_toggle != sys_toggle_last)
            ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT7,T4,T5

Branch Coverage for Instance : tb.dut.u_spid_csb_sync
Line No.TotalCoveredPercent
Branches 7 6 85.71
IF 32 3 2 66.67
IF 44 2 2 100.00
IF 63 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spid_csb_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 32 if ((!rst_ni)) -2-: 35 if (sck_pulse_en_i)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T7,T8,T4
0 0 Not Covered


LineNo. Expression -1-: 44 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T7


LineNo. Expression -1-: 63 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%