Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T7,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T7,T4,T5 |
| 0 |
0 |
Covered |
T7,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T7,T8,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
5492423 |
0 |
0 |
| T4 |
22377 |
21156 |
0 |
0 |
| T5 |
14899 |
9092 |
0 |
0 |
| T6 |
168810 |
102554 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
5408 |
0 |
0 |
| T11 |
80905 |
8054 |
0 |
0 |
| T12 |
0 |
11786 |
0 |
0 |
| T13 |
0 |
8700 |
0 |
0 |
| T14 |
0 |
13756 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
| T68 |
0 |
16740 |
0 |
0 |
| T69 |
0 |
17058 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
5492423 |
0 |
0 |
| T4 |
22377 |
21156 |
0 |
0 |
| T5 |
14899 |
9092 |
0 |
0 |
| T6 |
168810 |
102554 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
5408 |
0 |
0 |
| T11 |
80905 |
8054 |
0 |
0 |
| T12 |
0 |
11786 |
0 |
0 |
| T13 |
0 |
8700 |
0 |
0 |
| T14 |
0 |
13756 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
| T68 |
0 |
16740 |
0 |
0 |
| T69 |
0 |
17058 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T7,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T4,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T7,T4,T5 |
| 0 |
0 |
Covered |
T7,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T7,T8,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
5797485 |
0 |
0 |
| T4 |
22377 |
22089 |
0 |
0 |
| T5 |
14899 |
10384 |
0 |
0 |
| T6 |
168810 |
107434 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
5754 |
0 |
0 |
| T11 |
80905 |
9200 |
0 |
0 |
| T12 |
0 |
12612 |
0 |
0 |
| T13 |
0 |
9934 |
0 |
0 |
| T14 |
0 |
14528 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
| T68 |
0 |
17840 |
0 |
0 |
| T69 |
0 |
19042 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
5797485 |
0 |
0 |
| T4 |
22377 |
22089 |
0 |
0 |
| T5 |
14899 |
10384 |
0 |
0 |
| T6 |
168810 |
107434 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
5754 |
0 |
0 |
| T11 |
80905 |
9200 |
0 |
0 |
| T12 |
0 |
12612 |
0 |
0 |
| T13 |
0 |
9934 |
0 |
0 |
| T14 |
0 |
14528 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
| T68 |
0 |
17840 |
0 |
0 |
| T69 |
0 |
19042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T7,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T7,T4,T5 |
| 0 |
0 |
Covered |
T7,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T7,T8,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
24991423 |
0 |
0 |
| T4 |
22377 |
22377 |
0 |
0 |
| T5 |
14899 |
14656 |
0 |
0 |
| T6 |
168810 |
168810 |
0 |
0 |
| T7 |
195114 |
194640 |
0 |
0 |
| T8 |
7960 |
0 |
0 |
0 |
| T9 |
22507 |
22416 |
0 |
0 |
| T10 |
0 |
10406 |
0 |
0 |
| T11 |
0 |
80580 |
0 |
0 |
| T12 |
0 |
12916 |
0 |
0 |
| T13 |
0 |
106872 |
0 |
0 |
| T14 |
0 |
14800 |
0 |
0 |
| T15 |
2320 |
0 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T15,T18 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T8,T15,T16 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T15,T16 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T8,T15,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T8,T15,T16 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T8,T15,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T8,T15,T18 |
| 1 | 0 | 1 | Covered | T8,T15,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T8,T15,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T8,T15,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T8,T15,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T15,T18 |
| 1 | 0 | Covered | T8,T15,T18 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T8,T15,T18 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T8,T15,T16 |
| 0 |
0 |
Covered |
T8,T15,T16 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T8,T15,T18 |
| 0 |
Covered |
T7,T8,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
2377171 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
1446 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
904 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
82191 |
0 |
0 |
| T19 |
0 |
1629 |
0 |
0 |
| T59 |
0 |
649 |
0 |
0 |
| T60 |
0 |
503 |
0 |
0 |
| T61 |
0 |
26265 |
0 |
0 |
| T62 |
0 |
856 |
0 |
0 |
| T63 |
0 |
47995 |
0 |
0 |
| T64 |
0 |
44351 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
14391019 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
7960 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
2320 |
0 |
0 |
| T16 |
86928 |
82920 |
0 |
0 |
| T17 |
100757 |
94088 |
0 |
0 |
| T18 |
208551 |
200952 |
0 |
0 |
| T19 |
0 |
4168 |
0 |
0 |
| T20 |
0 |
152328 |
0 |
0 |
| T21 |
0 |
1008 |
0 |
0 |
| T59 |
0 |
2072 |
0 |
0 |
| T60 |
0 |
712 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
14391019 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
7960 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
2320 |
0 |
0 |
| T16 |
86928 |
82920 |
0 |
0 |
| T17 |
100757 |
94088 |
0 |
0 |
| T18 |
208551 |
200952 |
0 |
0 |
| T19 |
0 |
4168 |
0 |
0 |
| T20 |
0 |
152328 |
0 |
0 |
| T21 |
0 |
1008 |
0 |
0 |
| T59 |
0 |
2072 |
0 |
0 |
| T60 |
0 |
712 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
14391019 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
7960 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
2320 |
0 |
0 |
| T16 |
86928 |
82920 |
0 |
0 |
| T17 |
100757 |
94088 |
0 |
0 |
| T18 |
208551 |
200952 |
0 |
0 |
| T19 |
0 |
4168 |
0 |
0 |
| T20 |
0 |
152328 |
0 |
0 |
| T21 |
0 |
1008 |
0 |
0 |
| T59 |
0 |
2072 |
0 |
0 |
| T60 |
0 |
712 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
2377171 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
1446 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
904 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
82191 |
0 |
0 |
| T19 |
0 |
1629 |
0 |
0 |
| T59 |
0 |
649 |
0 |
0 |
| T60 |
0 |
503 |
0 |
0 |
| T61 |
0 |
26265 |
0 |
0 |
| T62 |
0 |
856 |
0 |
0 |
| T63 |
0 |
47995 |
0 |
0 |
| T64 |
0 |
44351 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T8,T15,T16 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T15,T16 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T8,T15,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T8,T15,T16 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T8,T15,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T8,T15,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T8,T15,T18 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T8,T15,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T8,T15,T16 |
| 0 |
0 |
Covered |
T8,T15,T16 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T8,T15,T18 |
| 0 |
Covered |
T7,T8,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
76402 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
47 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
29 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
2650 |
0 |
0 |
| T19 |
0 |
52 |
0 |
0 |
| T59 |
0 |
21 |
0 |
0 |
| T60 |
0 |
16 |
0 |
0 |
| T61 |
0 |
843 |
0 |
0 |
| T62 |
0 |
28 |
0 |
0 |
| T63 |
0 |
1549 |
0 |
0 |
| T64 |
0 |
1425 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
14391019 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
7960 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
2320 |
0 |
0 |
| T16 |
86928 |
82920 |
0 |
0 |
| T17 |
100757 |
94088 |
0 |
0 |
| T18 |
208551 |
200952 |
0 |
0 |
| T19 |
0 |
4168 |
0 |
0 |
| T20 |
0 |
152328 |
0 |
0 |
| T21 |
0 |
1008 |
0 |
0 |
| T59 |
0 |
2072 |
0 |
0 |
| T60 |
0 |
712 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
14391019 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
7960 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
2320 |
0 |
0 |
| T16 |
86928 |
82920 |
0 |
0 |
| T17 |
100757 |
94088 |
0 |
0 |
| T18 |
208551 |
200952 |
0 |
0 |
| T19 |
0 |
4168 |
0 |
0 |
| T20 |
0 |
152328 |
0 |
0 |
| T21 |
0 |
1008 |
0 |
0 |
| T59 |
0 |
2072 |
0 |
0 |
| T60 |
0 |
712 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
14391019 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
7960 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
2320 |
0 |
0 |
| T16 |
86928 |
82920 |
0 |
0 |
| T17 |
100757 |
94088 |
0 |
0 |
| T18 |
208551 |
200952 |
0 |
0 |
| T19 |
0 |
4168 |
0 |
0 |
| T20 |
0 |
152328 |
0 |
0 |
| T21 |
0 |
1008 |
0 |
0 |
| T59 |
0 |
2072 |
0 |
0 |
| T60 |
0 |
712 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39980215 |
76402 |
0 |
0 |
| T4 |
22377 |
0 |
0 |
0 |
| T5 |
14899 |
0 |
0 |
0 |
| T6 |
168810 |
0 |
0 |
0 |
| T8 |
7960 |
47 |
0 |
0 |
| T9 |
22507 |
0 |
0 |
0 |
| T10 |
10406 |
0 |
0 |
0 |
| T15 |
2320 |
29 |
0 |
0 |
| T16 |
86928 |
0 |
0 |
0 |
| T17 |
100757 |
0 |
0 |
0 |
| T18 |
208551 |
2650 |
0 |
0 |
| T19 |
0 |
52 |
0 |
0 |
| T59 |
0 |
21 |
0 |
0 |
| T60 |
0 |
16 |
0 |
0 |
| T61 |
0 |
843 |
0 |
0 |
| T62 |
0 |
28 |
0 |
0 |
| T63 |
0 |
1549 |
0 |
0 |
| T64 |
0 |
1425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T7,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T7,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T7,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T5,T10,T11 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T7,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T7,T4,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T7,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T7,T4,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
461288 |
0 |
0 |
| T4 |
115090 |
832 |
0 |
0 |
| T5 |
11391 |
832 |
0 |
0 |
| T6 |
135429 |
832 |
0 |
0 |
| T7 |
592315 |
832 |
0 |
0 |
| T8 |
5750 |
0 |
0 |
0 |
| T9 |
14615 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
2521 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T15 |
15570 |
0 |
0 |
0 |
| T16 |
78587 |
0 |
0 |
0 |
| T17 |
120712 |
0 |
0 |
0 |
| T18 |
623955 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
461288 |
0 |
0 |
| T4 |
115090 |
832 |
0 |
0 |
| T5 |
11391 |
832 |
0 |
0 |
| T6 |
135429 |
832 |
0 |
0 |
| T7 |
592315 |
832 |
0 |
0 |
| T8 |
5750 |
0 |
0 |
0 |
| T9 |
14615 |
832 |
0 |
0 |
| T10 |
0 |
832 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
0 |
832 |
0 |
0 |
| T13 |
0 |
2521 |
0 |
0 |
| T14 |
0 |
832 |
0 |
0 |
| T15 |
15570 |
0 |
0 |
0 |
| T16 |
78587 |
0 |
0 |
0 |
| T17 |
120712 |
0 |
0 |
0 |
| T18 |
623955 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T8,T15,T18 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T8,T15,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T8,T15,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T15,T59,T60 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T8,T15,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T8,T15,T18 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T8,T15,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T8,T15,T18 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
83575 |
0 |
0 |
| T4 |
115090 |
0 |
0 |
0 |
| T5 |
11391 |
0 |
0 |
0 |
| T6 |
135429 |
0 |
0 |
0 |
| T8 |
5750 |
130 |
0 |
0 |
| T9 |
14615 |
0 |
0 |
0 |
| T10 |
79752 |
0 |
0 |
0 |
| T15 |
15570 |
151 |
0 |
0 |
| T16 |
78587 |
0 |
0 |
0 |
| T17 |
120712 |
0 |
0 |
0 |
| T18 |
623955 |
1376 |
0 |
0 |
| T19 |
0 |
36 |
0 |
0 |
| T59 |
0 |
32 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T61 |
0 |
515 |
0 |
0 |
| T62 |
0 |
75 |
0 |
0 |
| T63 |
0 |
585 |
0 |
0 |
| T64 |
0 |
677 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
124593879 |
0 |
0 |
| T1 |
3596 |
3309 |
0 |
0 |
| T2 |
1340 |
1265 |
0 |
0 |
| T3 |
1627 |
1576 |
0 |
0 |
| T4 |
115090 |
115008 |
0 |
0 |
| T5 |
11391 |
11304 |
0 |
0 |
| T7 |
592315 |
592226 |
0 |
0 |
| T8 |
5750 |
5652 |
0 |
0 |
| T9 |
14615 |
14548 |
0 |
0 |
| T15 |
15570 |
15488 |
0 |
0 |
| T16 |
78587 |
78487 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
124652365 |
83575 |
0 |
0 |
| T4 |
115090 |
0 |
0 |
0 |
| T5 |
11391 |
0 |
0 |
0 |
| T6 |
135429 |
0 |
0 |
0 |
| T8 |
5750 |
130 |
0 |
0 |
| T9 |
14615 |
0 |
0 |
0 |
| T10 |
79752 |
0 |
0 |
0 |
| T15 |
15570 |
151 |
0 |
0 |
| T16 |
78587 |
0 |
0 |
0 |
| T17 |
120712 |
0 |
0 |
0 |
| T18 |
623955 |
1376 |
0 |
0 |
| T19 |
0 |
36 |
0 |
0 |
| T59 |
0 |
32 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T61 |
0 |
515 |
0 |
0 |
| T62 |
0 |
75 |
0 |
0 |
| T63 |
0 |
585 |
0 |
0 |
| T64 |
0 |
677 |
0 |
0 |