Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T12
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 161013820 580118 0 0
gen_wmask[1].MaskCheckPortA_A 161013820 580118 0 0
gen_wmask[2].MaskCheckPortA_A 161013820 580118 0 0
gen_wmask[3].MaskCheckPortA_A 161013820 580118 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 161013820 580118 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 9367 33 0 0
T4 731392 832 0 0
T5 82364 832 0 0
T6 133417 832 0 0
T7 127280 4416 0 0
T8 6958 832 0 0
T12 2932 33 0 0
T13 10900 0 0 0
T14 1570 0 0 0
T15 2464 204 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 161013820 580118 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 9367 33 0 0
T4 731392 832 0 0
T5 82364 832 0 0
T6 133417 832 0 0
T7 127280 4416 0 0
T8 6958 832 0 0
T12 2932 33 0 0
T13 10900 0 0 0
T14 1570 0 0 0
T15 2464 204 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 161013820 580118 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 9367 33 0 0
T4 731392 832 0 0
T5 82364 832 0 0
T6 133417 832 0 0
T7 127280 4416 0 0
T8 6958 832 0 0
T12 2932 33 0 0
T13 10900 0 0 0
T14 1570 0 0 0
T15 2464 204 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 161013820 580118 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 9367 33 0 0
T4 731392 832 0 0
T5 82364 832 0 0
T6 133417 832 0 0
T7 127280 4416 0 0
T8 6958 832 0 0
T12 2932 33 0 0
T13 10900 0 0 0
T14 1570 0 0 0
T15 2464 204 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T12
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 121083566 425939 0 0
gen_wmask[1].MaskCheckPortA_A 121083566 425939 0 0
gen_wmask[2].MaskCheckPortA_A 121083566 425939 0 0
gen_wmask[3].MaskCheckPortA_A 121083566 425939 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121083566 425939 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 8327 21 0 0
T4 585864 832 0 0
T5 30758 832 0 0
T6 0 832 0 0
T7 0 4416 0 0
T8 0 832 0 0
T12 2020 11 0 0
T13 9582 0 0 0
T15 0 19 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121083566 425939 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 8327 21 0 0
T4 585864 832 0 0
T5 30758 832 0 0
T6 0 832 0 0
T7 0 4416 0 0
T8 0 832 0 0
T12 2020 11 0 0
T13 9582 0 0 0
T15 0 19 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121083566 425939 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 8327 21 0 0
T4 585864 832 0 0
T5 30758 832 0 0
T6 0 832 0 0
T7 0 4416 0 0
T8 0 832 0 0
T12 2020 11 0 0
T13 9582 0 0 0
T15 0 19 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 121083566 425939 0 0
T1 132218 832 0 0
T2 18762 832 0 0
T3 8327 21 0 0
T4 585864 832 0 0
T5 30758 832 0 0
T6 0 832 0 0
T7 0 4416 0 0
T8 0 832 0 0
T12 2020 11 0 0
T13 9582 0 0 0
T15 0 19 0 0
T16 693 0 0 0
T17 1062 0 0 0
T18 988 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T3,T12,T15
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T3,T12,T15
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 39930254 154179 0 0
gen_wmask[1].MaskCheckPortA_A 39930254 154179 0 0
gen_wmask[2].MaskCheckPortA_A 39930254 154179 0 0
gen_wmask[3].MaskCheckPortA_A 39930254 154179 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39930254 154179 0 0
T3 1040 12 0 0
T4 145528 0 0 0
T5 51606 0 0 0
T6 133417 0 0 0
T7 127280 0 0 0
T8 6958 0 0 0
T12 912 22 0 0
T13 1318 0 0 0
T14 1570 0 0 0
T15 2464 185 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39930254 154179 0 0
T3 1040 12 0 0
T4 145528 0 0 0
T5 51606 0 0 0
T6 133417 0 0 0
T7 127280 0 0 0
T8 6958 0 0 0
T12 912 22 0 0
T13 1318 0 0 0
T14 1570 0 0 0
T15 2464 185 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39930254 154179 0 0
T3 1040 12 0 0
T4 145528 0 0 0
T5 51606 0 0 0
T6 133417 0 0 0
T7 127280 0 0 0
T8 6958 0 0 0
T12 912 22 0 0
T13 1318 0 0 0
T14 1570 0 0 0
T15 2464 185 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 39930254 154179 0 0
T3 1040 12 0 0
T4 145528 0 0 0
T5 51606 0 0 0
T6 133417 0 0 0
T7 127280 0 0 0
T8 6958 0 0 0
T12 912 22 0 0
T13 1318 0 0 0
T14 1570 0 0 0
T15 2464 185 0 0
T20 0 125 0 0
T21 0 2278 0 0
T22 0 6104 0 0
T59 0 3800 0 0
T60 0 168 0 0
T61 0 5108 0 0
T62 0 129 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%