Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363250698 |
880 |
0 |
0 |
T2 |
37524 |
7 |
0 |
0 |
T3 |
16654 |
0 |
0 |
0 |
T4 |
1171728 |
0 |
0 |
0 |
T5 |
61516 |
0 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
4040 |
0 |
0 |
0 |
T13 |
19164 |
0 |
0 |
0 |
T14 |
21034 |
0 |
0 |
0 |
T16 |
1386 |
0 |
0 |
0 |
T17 |
2124 |
0 |
0 |
0 |
T18 |
1976 |
0 |
0 |
0 |
T80 |
0 |
8 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T83 |
0 |
24 |
0 |
0 |
T107 |
0 |
7 |
0 |
0 |
T130 |
0 |
7 |
0 |
0 |
T148 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119790762 |
880 |
0 |
0 |
T2 |
31072 |
7 |
0 |
0 |
T3 |
2080 |
0 |
0 |
0 |
T4 |
291056 |
0 |
0 |
0 |
T5 |
103212 |
0 |
0 |
0 |
T6 |
266834 |
0 |
0 |
0 |
T7 |
254560 |
28 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
1824 |
0 |
0 |
0 |
T13 |
2636 |
0 |
0 |
0 |
T14 |
3140 |
0 |
0 |
0 |
T15 |
4928 |
0 |
0 |
0 |
T80 |
0 |
8 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T83 |
0 |
24 |
0 |
0 |
T107 |
0 |
7 |
0 |
0 |
T130 |
0 |
7 |
0 |
0 |
T148 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121083566 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39930254 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121083566 |
360 |
0 |
0 |
T2 |
18762 |
2 |
0 |
0 |
T3 |
8327 |
0 |
0 |
0 |
T4 |
585864 |
0 |
0 |
0 |
T5 |
30758 |
0 |
0 |
0 |
T7 |
0 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
2020 |
0 |
0 |
0 |
T13 |
9582 |
0 |
0 |
0 |
T14 |
10517 |
0 |
0 |
0 |
T16 |
693 |
0 |
0 |
0 |
T17 |
1062 |
0 |
0 |
0 |
T18 |
988 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
12 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39930254 |
360 |
0 |
0 |
T2 |
15536 |
2 |
0 |
0 |
T3 |
1040 |
0 |
0 |
0 |
T4 |
145528 |
0 |
0 |
0 |
T5 |
51606 |
0 |
0 |
0 |
T6 |
133417 |
0 |
0 |
0 |
T7 |
127280 |
14 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
912 |
0 |
0 |
0 |
T13 |
1318 |
0 |
0 |
0 |
T14 |
1570 |
0 |
0 |
0 |
T15 |
2464 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
12 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T7,T11 |
1 | 0 | Covered | T2,T7,T11 |
1 | 1 | Covered | T2,T7,T11 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121083566 |
520 |
0 |
0 |
T2 |
18762 |
5 |
0 |
0 |
T3 |
8327 |
0 |
0 |
0 |
T4 |
585864 |
0 |
0 |
0 |
T5 |
30758 |
0 |
0 |
0 |
T7 |
0 |
14 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
2020 |
0 |
0 |
0 |
T13 |
9582 |
0 |
0 |
0 |
T14 |
10517 |
0 |
0 |
0 |
T16 |
693 |
0 |
0 |
0 |
T17 |
1062 |
0 |
0 |
0 |
T18 |
988 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
12 |
0 |
0 |
T107 |
0 |
5 |
0 |
0 |
T130 |
0 |
5 |
0 |
0 |
T148 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39930254 |
520 |
0 |
0 |
T2 |
15536 |
5 |
0 |
0 |
T3 |
1040 |
0 |
0 |
0 |
T4 |
145528 |
0 |
0 |
0 |
T5 |
51606 |
0 |
0 |
0 |
T6 |
133417 |
0 |
0 |
0 |
T7 |
127280 |
14 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
912 |
0 |
0 |
0 |
T13 |
1318 |
0 |
0 |
0 |
T14 |
1570 |
0 |
0 |
0 |
T15 |
2464 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
12 |
0 |
0 |
T107 |
0 |
5 |
0 |
0 |
T130 |
0 |
5 |
0 |
0 |
T148 |
0 |
5 |
0 |
0 |