Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T6 |
| 1 | 0 | Covered | T2,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
5467158 |
0 |
0 |
| T2 |
15536 |
14408 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
1938 |
0 |
0 |
| T6 |
133417 |
2952 |
0 |
0 |
| T7 |
127280 |
50997 |
0 |
0 |
| T8 |
0 |
526 |
0 |
0 |
| T11 |
0 |
10973 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
| T63 |
0 |
24978 |
0 |
0 |
| T68 |
0 |
52270 |
0 |
0 |
| T79 |
0 |
9858 |
0 |
0 |
| T83 |
0 |
65368 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
5467158 |
0 |
0 |
| T2 |
15536 |
14408 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
1938 |
0 |
0 |
| T6 |
133417 |
2952 |
0 |
0 |
| T7 |
127280 |
50997 |
0 |
0 |
| T8 |
0 |
526 |
0 |
0 |
| T11 |
0 |
10973 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
| T63 |
0 |
24978 |
0 |
0 |
| T68 |
0 |
52270 |
0 |
0 |
| T79 |
0 |
9858 |
0 |
0 |
| T83 |
0 |
65368 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Covered | T2,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T6 |
| 1 | 0 | Covered | T2,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
5762128 |
0 |
0 |
| T2 |
15536 |
15272 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
2064 |
0 |
0 |
| T6 |
133417 |
3364 |
0 |
0 |
| T7 |
127280 |
54728 |
0 |
0 |
| T8 |
0 |
558 |
0 |
0 |
| T11 |
0 |
11773 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
| T63 |
0 |
25974 |
0 |
0 |
| T68 |
0 |
54470 |
0 |
0 |
| T79 |
0 |
10368 |
0 |
0 |
| T83 |
0 |
68440 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
5762128 |
0 |
0 |
| T2 |
15536 |
15272 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
2064 |
0 |
0 |
| T6 |
133417 |
3364 |
0 |
0 |
| T7 |
127280 |
54728 |
0 |
0 |
| T8 |
0 |
558 |
0 |
0 |
| T11 |
0 |
11773 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
| T63 |
0 |
25974 |
0 |
0 |
| T68 |
0 |
54470 |
0 |
0 |
| T79 |
0 |
10368 |
0 |
0 |
| T83 |
0 |
68440 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T4 |
| 0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
25575137 |
0 |
0 |
| T1 |
59202 |
59008 |
0 |
0 |
| T2 |
15536 |
15536 |
0 |
0 |
| T3 |
1040 |
0 |
0 |
0 |
| T4 |
145528 |
145528 |
0 |
0 |
| T5 |
51606 |
50758 |
0 |
0 |
| T6 |
133417 |
133284 |
0 |
0 |
| T7 |
0 |
126792 |
0 |
0 |
| T8 |
0 |
6958 |
0 |
0 |
| T9 |
0 |
45168 |
0 |
0 |
| T10 |
0 |
31728 |
0 |
0 |
| T11 |
0 |
12037 |
0 |
0 |
| T12 |
912 |
0 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T12,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T12,T15 |
| 1 | 0 | 1 | Covered | T3,T12,T15 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T15 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T12,T15 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T12,T15 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T15 |
| 1 | 0 | Covered | T3,T12,T15 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T15 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T12,T13 |
| 0 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
2275743 |
0 |
0 |
| T3 |
1040 |
626 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
317 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
610 |
0 |
0 |
| T20 |
0 |
69 |
0 |
0 |
| T21 |
0 |
32024 |
0 |
0 |
| T22 |
0 |
93648 |
0 |
0 |
| T59 |
0 |
64519 |
0 |
0 |
| T60 |
0 |
1918 |
0 |
0 |
| T61 |
0 |
74292 |
0 |
0 |
| T62 |
0 |
1228 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
13784840 |
0 |
0 |
| T3 |
1040 |
1040 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
912 |
0 |
0 |
| T13 |
1318 |
864 |
0 |
0 |
| T14 |
1570 |
1296 |
0 |
0 |
| T15 |
2464 |
2464 |
0 |
0 |
| T20 |
0 |
1368 |
0 |
0 |
| T21 |
0 |
85240 |
0 |
0 |
| T22 |
0 |
203840 |
0 |
0 |
| T23 |
0 |
72 |
0 |
0 |
| T59 |
0 |
250480 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
13784840 |
0 |
0 |
| T3 |
1040 |
1040 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
912 |
0 |
0 |
| T13 |
1318 |
864 |
0 |
0 |
| T14 |
1570 |
1296 |
0 |
0 |
| T15 |
2464 |
2464 |
0 |
0 |
| T20 |
0 |
1368 |
0 |
0 |
| T21 |
0 |
85240 |
0 |
0 |
| T22 |
0 |
203840 |
0 |
0 |
| T23 |
0 |
72 |
0 |
0 |
| T59 |
0 |
250480 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
13784840 |
0 |
0 |
| T3 |
1040 |
1040 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
912 |
0 |
0 |
| T13 |
1318 |
864 |
0 |
0 |
| T14 |
1570 |
1296 |
0 |
0 |
| T15 |
2464 |
2464 |
0 |
0 |
| T20 |
0 |
1368 |
0 |
0 |
| T21 |
0 |
85240 |
0 |
0 |
| T22 |
0 |
203840 |
0 |
0 |
| T23 |
0 |
72 |
0 |
0 |
| T59 |
0 |
250480 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
2275743 |
0 |
0 |
| T3 |
1040 |
626 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
317 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
610 |
0 |
0 |
| T20 |
0 |
69 |
0 |
0 |
| T21 |
0 |
32024 |
0 |
0 |
| T22 |
0 |
93648 |
0 |
0 |
| T59 |
0 |
64519 |
0 |
0 |
| T60 |
0 |
1918 |
0 |
0 |
| T61 |
0 |
74292 |
0 |
0 |
| T62 |
0 |
1228 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T12,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T12,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T3,T12,T13 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T12,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T12,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T3,T12,T13 |
| 0 |
0 |
Covered |
T3,T12,T13 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
73107 |
0 |
0 |
| T3 |
1040 |
21 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
11 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
19 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
0 |
1029 |
0 |
0 |
| T22 |
0 |
3014 |
0 |
0 |
| T59 |
0 |
2076 |
0 |
0 |
| T60 |
0 |
61 |
0 |
0 |
| T61 |
0 |
2383 |
0 |
0 |
| T62 |
0 |
39 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
13784840 |
0 |
0 |
| T3 |
1040 |
1040 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
912 |
0 |
0 |
| T13 |
1318 |
864 |
0 |
0 |
| T14 |
1570 |
1296 |
0 |
0 |
| T15 |
2464 |
2464 |
0 |
0 |
| T20 |
0 |
1368 |
0 |
0 |
| T21 |
0 |
85240 |
0 |
0 |
| T22 |
0 |
203840 |
0 |
0 |
| T23 |
0 |
72 |
0 |
0 |
| T59 |
0 |
250480 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
13784840 |
0 |
0 |
| T3 |
1040 |
1040 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
912 |
0 |
0 |
| T13 |
1318 |
864 |
0 |
0 |
| T14 |
1570 |
1296 |
0 |
0 |
| T15 |
2464 |
2464 |
0 |
0 |
| T20 |
0 |
1368 |
0 |
0 |
| T21 |
0 |
85240 |
0 |
0 |
| T22 |
0 |
203840 |
0 |
0 |
| T23 |
0 |
72 |
0 |
0 |
| T59 |
0 |
250480 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
13784840 |
0 |
0 |
| T3 |
1040 |
1040 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
912 |
0 |
0 |
| T13 |
1318 |
864 |
0 |
0 |
| T14 |
1570 |
1296 |
0 |
0 |
| T15 |
2464 |
2464 |
0 |
0 |
| T20 |
0 |
1368 |
0 |
0 |
| T21 |
0 |
85240 |
0 |
0 |
| T22 |
0 |
203840 |
0 |
0 |
| T23 |
0 |
72 |
0 |
0 |
| T59 |
0 |
250480 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39930254 |
73107 |
0 |
0 |
| T3 |
1040 |
21 |
0 |
0 |
| T4 |
145528 |
0 |
0 |
0 |
| T5 |
51606 |
0 |
0 |
0 |
| T6 |
133417 |
0 |
0 |
0 |
| T7 |
127280 |
0 |
0 |
0 |
| T8 |
6958 |
0 |
0 |
0 |
| T12 |
912 |
11 |
0 |
0 |
| T13 |
1318 |
0 |
0 |
0 |
| T14 |
1570 |
0 |
0 |
0 |
| T15 |
2464 |
19 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
0 |
1029 |
0 |
0 |
| T22 |
0 |
3014 |
0 |
0 |
| T59 |
0 |
2076 |
0 |
0 |
| T60 |
0 |
61 |
0 |
0 |
| T61 |
0 |
2383 |
0 |
0 |
| T62 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T4,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
457219 |
0 |
0 |
| T1 |
132218 |
3752 |
0 |
0 |
| T2 |
18762 |
832 |
0 |
0 |
| T3 |
8327 |
0 |
0 |
0 |
| T4 |
585864 |
841 |
0 |
0 |
| T5 |
30758 |
2413 |
0 |
0 |
| T6 |
0 |
832 |
0 |
0 |
| T7 |
0 |
7404 |
0 |
0 |
| T8 |
0 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
3812 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
2020 |
0 |
0 |
0 |
| T13 |
9582 |
0 |
0 |
0 |
| T16 |
693 |
0 |
0 |
0 |
| T17 |
1062 |
0 |
0 |
0 |
| T18 |
988 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
457219 |
0 |
0 |
| T1 |
132218 |
3752 |
0 |
0 |
| T2 |
18762 |
832 |
0 |
0 |
| T3 |
8327 |
0 |
0 |
0 |
| T4 |
585864 |
841 |
0 |
0 |
| T5 |
30758 |
2413 |
0 |
0 |
| T6 |
0 |
832 |
0 |
0 |
| T7 |
0 |
7404 |
0 |
0 |
| T8 |
0 |
832 |
0 |
0 |
| T9 |
0 |
832 |
0 |
0 |
| T10 |
0 |
3812 |
0 |
0 |
| T11 |
0 |
832 |
0 |
0 |
| T12 |
2020 |
0 |
0 |
0 |
| T13 |
9582 |
0 |
0 |
0 |
| T16 |
693 |
0 |
0 |
0 |
| T17 |
1062 |
0 |
0 |
0 |
| T18 |
988 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 13 | 86.67 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 8 | 33.33 |
| Logical | 24 | 8 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
6 |
66.67 |
| TERNARY |
130 |
2 |
1 |
50.00 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T12,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T12,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T12,T59 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T12,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T12,T15 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T12,T15 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T12,T15 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
89878 |
0 |
0 |
| T3 |
8327 |
10 |
0 |
0 |
| T4 |
585864 |
0 |
0 |
0 |
| T5 |
30758 |
0 |
0 |
0 |
| T12 |
2020 |
13 |
0 |
0 |
| T13 |
9582 |
0 |
0 |
0 |
| T14 |
10517 |
0 |
0 |
0 |
| T15 |
6284 |
47 |
0 |
0 |
| T16 |
693 |
0 |
0 |
0 |
| T17 |
1062 |
0 |
0 |
0 |
| T18 |
988 |
0 |
0 |
0 |
| T20 |
0 |
32 |
0 |
0 |
| T21 |
0 |
588 |
0 |
0 |
| T22 |
0 |
1574 |
0 |
0 |
| T59 |
0 |
3215 |
0 |
0 |
| T60 |
0 |
44 |
0 |
0 |
| T61 |
0 |
5850 |
0 |
0 |
| T62 |
0 |
33 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
121025645 |
0 |
0 |
| T1 |
132218 |
132141 |
0 |
0 |
| T2 |
18762 |
18666 |
0 |
0 |
| T3 |
8327 |
8268 |
0 |
0 |
| T4 |
585864 |
585775 |
0 |
0 |
| T5 |
30758 |
30661 |
0 |
0 |
| T12 |
2020 |
1936 |
0 |
0 |
| T13 |
9582 |
9517 |
0 |
0 |
| T16 |
693 |
604 |
0 |
0 |
| T17 |
1062 |
973 |
0 |
0 |
| T18 |
988 |
917 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121083566 |
89878 |
0 |
0 |
| T3 |
8327 |
10 |
0 |
0 |
| T4 |
585864 |
0 |
0 |
0 |
| T5 |
30758 |
0 |
0 |
0 |
| T12 |
2020 |
13 |
0 |
0 |
| T13 |
9582 |
0 |
0 |
0 |
| T14 |
10517 |
0 |
0 |
0 |
| T15 |
6284 |
47 |
0 |
0 |
| T16 |
693 |
0 |
0 |
0 |
| T17 |
1062 |
0 |
0 |
0 |
| T18 |
988 |
0 |
0 |
0 |
| T20 |
0 |
32 |
0 |
0 |
| T21 |
0 |
588 |
0 |
0 |
| T22 |
0 |
1574 |
0 |
0 |
| T59 |
0 |
3215 |
0 |
0 |
| T60 |
0 |
44 |
0 |
0 |
| T61 |
0 |
5850 |
0 |
0 |
| T62 |
0 |
33 |
0 |
0 |