Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_mubi4_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_scanmode_sync 100.00 100.00



Module Instance : tb.dut.u_scanmode_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
86.03 90.27 78.43 96.94 78.12 86.36 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : prim_mubi4_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
NumCopiesMustBeGreaterZero_A 659 659 0 0
OutputsKnown_A 135451329 135390026 0 0
gen_no_flops.OutputDelay_A 135451329 135390026 0 0


NumCopiesMustBeGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 659 659 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T13 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T17 1 1 0 0

OutputsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135451329 135390026 0 0
T1 1343 1263 0 0
T2 707339 707271 0 0
T3 705678 705628 0 0
T4 11871 11818 0 0
T5 268945 268882 0 0
T6 125444 125361 0 0
T13 117061 117005 0 0
T14 123421 123412 0 0
T15 662501 662443 0 0
T17 1515 1462 0 0

gen_no_flops.OutputDelay_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135451329 135390026 0 0
T1 1343 1263 0 0
T2 707339 707271 0 0
T3 705678 705628 0 0
T4 11871 11818 0 0
T5 268945 268882 0 0
T6 125444 125361 0 0
T13 117061 117005 0 0
T14 123421 123412 0 0
T15 662501 662443 0 0
T17 1515 1462 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%