Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 173628230 568789 0 0
gen_wmask[1].MaskCheckPortA_A 173628230 568789 0 0
gen_wmask[2].MaskCheckPortA_A 173628230 568789 0 0
gen_wmask[3].MaskCheckPortA_A 173628230 568789 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 173628230 568789 0 0
T1 3511 100 0 0
T2 810265 4297 0 0
T3 805797 832 0 0
T4 12057 832 0 0
T5 312833 832 0 0
T6 247072 2880 0 0
T7 4496 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 269557 0 0 0
T14 281914 0 0 0
T15 827769 0 0 0
T16 0 191 0 0
T17 1515 0 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 173628230 568789 0 0
T1 3511 100 0 0
T2 810265 4297 0 0
T3 805797 832 0 0
T4 12057 832 0 0
T5 312833 832 0 0
T6 247072 2880 0 0
T7 4496 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 269557 0 0 0
T14 281914 0 0 0
T15 827769 0 0 0
T16 0 191 0 0
T17 1515 0 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 173628230 568789 0 0
T1 3511 100 0 0
T2 810265 4297 0 0
T3 805797 832 0 0
T4 12057 832 0 0
T5 312833 832 0 0
T6 247072 2880 0 0
T7 4496 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 269557 0 0 0
T14 281914 0 0 0
T15 827769 0 0 0
T16 0 191 0 0
T17 1515 0 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 173628230 568789 0 0
T1 3511 100 0 0
T2 810265 4297 0 0
T3 805797 832 0 0
T4 12057 832 0 0
T5 312833 832 0 0
T6 247072 2880 0 0
T7 4496 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 269557 0 0 0
T14 281914 0 0 0
T15 827769 0 0 0
T16 0 191 0 0
T17 1515 0 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 135451329 416154 0 0
gen_wmask[1].MaskCheckPortA_A 135451329 416154 0 0
gen_wmask[2].MaskCheckPortA_A 135451329 416154 0 0
gen_wmask[3].MaskCheckPortA_A 135451329 416154 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135451329 416154 0 0
T1 1343 30 0 0
T2 707339 1310 0 0
T3 705678 832 0 0
T4 11871 832 0 0
T5 268945 832 0 0
T6 125444 2880 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 117061 0 0 0
T14 123421 0 0 0
T15 662501 0 0 0
T16 0 11 0 0
T17 1515 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135451329 416154 0 0
T1 1343 30 0 0
T2 707339 1310 0 0
T3 705678 832 0 0
T4 11871 832 0 0
T5 268945 832 0 0
T6 125444 2880 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 117061 0 0 0
T14 123421 0 0 0
T15 662501 0 0 0
T16 0 11 0 0
T17 1515 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135451329 416154 0 0
T1 1343 30 0 0
T2 707339 1310 0 0
T3 705678 832 0 0
T4 11871 832 0 0
T5 268945 832 0 0
T6 125444 2880 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 117061 0 0 0
T14 123421 0 0 0
T15 662501 0 0 0
T16 0 11 0 0
T17 1515 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 135451329 416154 0 0
T1 1343 30 0 0
T2 707339 1310 0 0
T3 705678 832 0 0
T4 11871 832 0 0
T5 268945 832 0 0
T6 125444 2880 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T13 117061 0 0 0
T14 123421 0 0 0
T15 662501 0 0 0
T16 0 11 0 0
T17 1515 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T16
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 38176901 152635 0 0
gen_wmask[1].MaskCheckPortA_A 38176901 152635 0 0
gen_wmask[2].MaskCheckPortA_A 38176901 152635 0 0
gen_wmask[3].MaskCheckPortA_A 38176901 152635 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38176901 152635 0 0
T1 2168 70 0 0
T2 102926 2987 0 0
T3 100119 0 0 0
T4 186 0 0 0
T5 43888 0 0 0
T6 121628 0 0 0
T7 4496 0 0 0
T13 152496 0 0 0
T14 158493 0 0 0
T15 165268 0 0 0
T16 0 180 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38176901 152635 0 0
T1 2168 70 0 0
T2 102926 2987 0 0
T3 100119 0 0 0
T4 186 0 0 0
T5 43888 0 0 0
T6 121628 0 0 0
T7 4496 0 0 0
T13 152496 0 0 0
T14 158493 0 0 0
T15 165268 0 0 0
T16 0 180 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38176901 152635 0 0
T1 2168 70 0 0
T2 102926 2987 0 0
T3 100119 0 0 0
T4 186 0 0 0
T5 43888 0 0 0
T6 121628 0 0 0
T7 4496 0 0 0
T13 152496 0 0 0
T14 158493 0 0 0
T15 165268 0 0 0
T16 0 180 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38176901 152635 0 0
T1 2168 70 0 0
T2 102926 2987 0 0
T3 100119 0 0 0
T4 186 0 0 0
T5 43888 0 0 0
T6 121628 0 0 0
T7 4496 0 0 0
T13 152496 0 0 0
T14 158493 0 0 0
T15 165268 0 0 0
T16 0 180 0 0
T19 0 3966 0 0
T20 0 3743 0 0
T46 0 4 0 0
T52 0 64 0 0
T54 0 780 0 0
T55 0 4994 0 0
T56 0 1198 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%