Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T12,T78 |
1 | 0 | Covered | T6,T12,T78 |
1 | 1 | Covered | T6,T12,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T12,T78 |
1 | 0 | Covered | T6,T12,T78 |
1 | 1 | Covered | T6,T12,T78 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406353987 |
797 |
0 |
0 |
T6 |
250888 |
16 |
0 |
0 |
T7 |
8348 |
0 |
0 |
0 |
T8 |
1008800 |
0 |
0 |
0 |
T9 |
17126 |
0 |
0 |
0 |
T10 |
397502 |
0 |
0 |
0 |
T12 |
0 |
18 |
0 |
0 |
T15 |
1325002 |
0 |
0 |
0 |
T16 |
8778 |
0 |
0 |
0 |
T18 |
2310 |
0 |
0 |
0 |
T19 |
1682224 |
0 |
0 |
0 |
T20 |
1552570 |
0 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T78 |
0 |
9 |
0 |
0 |
T79 |
0 |
7 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T142 |
0 |
7 |
0 |
0 |
T143 |
0 |
7 |
0 |
0 |
T144 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114530703 |
797 |
0 |
0 |
T6 |
243256 |
16 |
0 |
0 |
T7 |
8992 |
0 |
0 |
0 |
T8 |
200352 |
0 |
0 |
0 |
T9 |
30272 |
0 |
0 |
0 |
T10 |
96296 |
0 |
0 |
0 |
T11 |
279552 |
0 |
0 |
0 |
T12 |
0 |
18 |
0 |
0 |
T15 |
330536 |
0 |
0 |
0 |
T16 |
4864 |
0 |
0 |
0 |
T19 |
321676 |
0 |
0 |
0 |
T20 |
250418 |
0 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T78 |
0 |
9 |
0 |
0 |
T79 |
0 |
7 |
0 |
0 |
T141 |
0 |
11 |
0 |
0 |
T142 |
0 |
7 |
0 |
0 |
T143 |
0 |
7 |
0 |
0 |
T144 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135451329 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38176901 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T12,T78 |
1 | 0 | Covered | T6,T12,T78 |
1 | 1 | Covered | T6,T12,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T12,T78 |
1 | 0 | Covered | T6,T12,T78 |
1 | 1 | Covered | T6,T12,T78 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135451329 |
302 |
0 |
0 |
T6 |
125444 |
8 |
0 |
0 |
T7 |
4174 |
0 |
0 |
0 |
T8 |
504400 |
0 |
0 |
0 |
T9 |
8563 |
0 |
0 |
0 |
T10 |
198751 |
0 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T15 |
662501 |
0 |
0 |
0 |
T16 |
4389 |
0 |
0 |
0 |
T18 |
1155 |
0 |
0 |
0 |
T19 |
841112 |
0 |
0 |
0 |
T20 |
776285 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T78 |
0 |
5 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38176901 |
302 |
0 |
0 |
T6 |
121628 |
8 |
0 |
0 |
T7 |
4496 |
0 |
0 |
0 |
T8 |
100176 |
0 |
0 |
0 |
T9 |
15136 |
0 |
0 |
0 |
T10 |
48148 |
0 |
0 |
0 |
T11 |
139776 |
0 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T15 |
165268 |
0 |
0 |
0 |
T16 |
2432 |
0 |
0 |
0 |
T19 |
160838 |
0 |
0 |
0 |
T20 |
125209 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T78 |
0 |
5 |
0 |
0 |
T79 |
0 |
2 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T143 |
0 |
2 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T12,T78 |
1 | 0 | Covered | T6,T12,T78 |
1 | 1 | Covered | T6,T12,T78 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T6,T12,T78 |
1 | 0 | Covered | T6,T12,T78 |
1 | 1 | Covered | T6,T12,T78 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135451329 |
495 |
0 |
0 |
T6 |
125444 |
8 |
0 |
0 |
T7 |
4174 |
0 |
0 |
0 |
T8 |
504400 |
0 |
0 |
0 |
T9 |
8563 |
0 |
0 |
0 |
T10 |
198751 |
0 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T15 |
662501 |
0 |
0 |
0 |
T16 |
4389 |
0 |
0 |
0 |
T18 |
1155 |
0 |
0 |
0 |
T19 |
841112 |
0 |
0 |
0 |
T20 |
776285 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
T79 |
0 |
5 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T142 |
0 |
5 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T144 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38176901 |
495 |
0 |
0 |
T6 |
121628 |
8 |
0 |
0 |
T7 |
4496 |
0 |
0 |
0 |
T8 |
100176 |
0 |
0 |
0 |
T9 |
15136 |
0 |
0 |
0 |
T10 |
48148 |
0 |
0 |
0 |
T11 |
139776 |
0 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T15 |
165268 |
0 |
0 |
0 |
T16 |
2432 |
0 |
0 |
0 |
T19 |
160838 |
0 |
0 |
0 |
T20 |
125209 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
T79 |
0 |
5 |
0 |
0 |
T141 |
0 |
5 |
0 |
0 |
T142 |
0 |
5 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T144 |
0 |
5 |
0 |
0 |