Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T3,T4,T12
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 163240509 577019 0 0
gen_wmask[1].MaskCheckPortA_A 163240509 577019 0 0
gen_wmask[2].MaskCheckPortA_A 163240509 577019 0 0
gen_wmask[3].MaskCheckPortA_A 163240509 577019 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 163240509 577019 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 261614 832 0 0
T6 946186 832 0 0
T7 222882 0 0 0
T8 601631 832 0 0
T9 146272 832 0 0
T10 22262 0 0 0
T12 286904 7637 0 0
T13 402555 8404 0 0
T14 119489 0 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 3024 130 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 163240509 577019 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 261614 832 0 0
T6 946186 832 0 0
T7 222882 0 0 0
T8 601631 832 0 0
T9 146272 832 0 0
T10 22262 0 0 0
T12 286904 7637 0 0
T13 402555 8404 0 0
T14 119489 0 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 3024 130 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 163240509 577019 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 261614 832 0 0
T6 946186 832 0 0
T7 222882 0 0 0
T8 601631 832 0 0
T9 146272 832 0 0
T10 22262 0 0 0
T12 286904 7637 0 0
T13 402555 8404 0 0
T14 119489 0 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 3024 130 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 163240509 577019 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 261614 832 0 0
T6 946186 832 0 0
T7 222882 0 0 0
T8 601631 832 0 0
T9 146272 832 0 0
T10 22262 0 0 0
T12 286904 7637 0 0
T13 402555 8404 0 0
T14 119489 0 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 3024 130 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T3,T4,T12
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 125316427 419301 0 0
gen_wmask[1].MaskCheckPortA_A 125316427 419301 0 0
gen_wmask[2].MaskCheckPortA_A 125316427 419301 0 0
gen_wmask[3].MaskCheckPortA_A 125316427 419301 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 125316427 419301 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 132487 832 0 0
T6 811794 832 0 0
T7 109188 0 0 0
T8 526536 832 0 0
T9 0 832 0 0
T12 107822 2595 0 0
T13 0 3259 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 0 40 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 125316427 419301 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 132487 832 0 0
T6 811794 832 0 0
T7 109188 0 0 0
T8 526536 832 0 0
T9 0 832 0 0
T12 107822 2595 0 0
T13 0 3259 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 0 40 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 125316427 419301 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 132487 832 0 0
T6 811794 832 0 0
T7 109188 0 0 0
T8 526536 832 0 0
T9 0 832 0 0
T12 107822 2595 0 0
T13 0 3259 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 0 40 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 125316427 419301 0 0
T2 68634 832 0 0
T3 10632 832 0 0
T4 27705 832 0 0
T5 132487 832 0 0
T6 811794 832 0 0
T7 109188 0 0 0
T8 526536 832 0 0
T9 0 832 0 0
T12 107822 2595 0 0
T13 0 3259 0 0
T15 1121 0 0 0
T16 5661 0 0 0
T17 0 40 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T12,T13,T17
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T12,T13,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 37924082 157718 0 0
gen_wmask[1].MaskCheckPortA_A 37924082 157718 0 0
gen_wmask[2].MaskCheckPortA_A 37924082 157718 0 0
gen_wmask[3].MaskCheckPortA_A 37924082 157718 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 37924082 157718 0 0
T5 129127 0 0 0
T6 134392 0 0 0
T7 113694 0 0 0
T8 75095 0 0 0
T9 146272 0 0 0
T10 22262 0 0 0
T12 179082 5042 0 0
T13 402555 5145 0 0
T14 119489 0 0 0
T17 3024 90 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 37924082 157718 0 0
T5 129127 0 0 0
T6 134392 0 0 0
T7 113694 0 0 0
T8 75095 0 0 0
T9 146272 0 0 0
T10 22262 0 0 0
T12 179082 5042 0 0
T13 402555 5145 0 0
T14 119489 0 0 0
T17 3024 90 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 37924082 157718 0 0
T5 129127 0 0 0
T6 134392 0 0 0
T7 113694 0 0 0
T8 75095 0 0 0
T9 146272 0 0 0
T10 22262 0 0 0
T12 179082 5042 0 0
T13 402555 5145 0 0
T14 119489 0 0 0
T17 3024 90 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 37924082 157718 0 0
T5 129127 0 0 0
T6 134392 0 0 0
T7 113694 0 0 0
T8 75095 0 0 0
T9 146272 0 0 0
T10 22262 0 0 0
T12 179082 5042 0 0
T13 402555 5145 0 0
T14 119489 0 0 0
T17 3024 90 0 0
T48 0 3 0 0
T49 0 3710 0 0
T51 0 170 0 0
T52 0 66 0 0
T53 0 84 0 0
T54 0 156 0 0
T55 0 184 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%