Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T2,T5,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
336845571 |
883 |
0 |
0 |
T2 |
675118 |
25 |
0 |
0 |
T3 |
566190 |
0 |
0 |
0 |
T4 |
114018 |
0 |
0 |
0 |
T5 |
961238 |
5 |
0 |
0 |
T6 |
0 |
15 |
0 |
0 |
T7 |
1937870 |
0 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
11454 |
0 |
0 |
0 |
T15 |
1462 |
0 |
0 |
0 |
T16 |
16576 |
0 |
0 |
0 |
T17 |
5860 |
0 |
0 |
0 |
T18 |
1582 |
0 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
T83 |
0 |
8 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T121 |
0 |
7 |
0 |
0 |
T122 |
0 |
26 |
0 |
0 |
T137 |
0 |
25 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111675099 |
883 |
0 |
0 |
T2 |
329838 |
25 |
0 |
0 |
T3 |
272608 |
0 |
0 |
0 |
T4 |
107950 |
0 |
0 |
0 |
T5 |
238812 |
5 |
0 |
0 |
T6 |
542738 |
15 |
0 |
0 |
T7 |
322934 |
0 |
0 |
0 |
T8 |
335936 |
0 |
0 |
0 |
T9 |
282490 |
0 |
0 |
0 |
T10 |
0 |
7 |
0 |
0 |
T13 |
7892 |
0 |
0 |
0 |
T14 |
433722 |
0 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
T83 |
0 |
8 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T121 |
0 |
7 |
0 |
0 |
T122 |
0 |
26 |
0 |
0 |
T137 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112281857 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37225033 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T2,T5,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112281857 |
363 |
0 |
0 |
T2 |
337559 |
13 |
0 |
0 |
T3 |
283095 |
0 |
0 |
0 |
T4 |
57009 |
0 |
0 |
0 |
T5 |
480619 |
3 |
0 |
0 |
T6 |
0 |
8 |
0 |
0 |
T7 |
968935 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T13 |
5727 |
0 |
0 |
0 |
T15 |
731 |
0 |
0 |
0 |
T16 |
8288 |
0 |
0 |
0 |
T17 |
2930 |
0 |
0 |
0 |
T18 |
791 |
0 |
0 |
0 |
T82 |
0 |
8 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T121 |
0 |
2 |
0 |
0 |
T122 |
0 |
13 |
0 |
0 |
T137 |
0 |
13 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37225033 |
363 |
0 |
0 |
T2 |
164919 |
13 |
0 |
0 |
T3 |
136304 |
0 |
0 |
0 |
T4 |
53975 |
0 |
0 |
0 |
T5 |
119406 |
3 |
0 |
0 |
T6 |
271369 |
8 |
0 |
0 |
T7 |
161467 |
0 |
0 |
0 |
T8 |
167968 |
0 |
0 |
0 |
T9 |
141245 |
0 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T13 |
3946 |
0 |
0 |
0 |
T14 |
216861 |
0 |
0 |
0 |
T82 |
0 |
8 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T121 |
0 |
2 |
0 |
0 |
T122 |
0 |
13 |
0 |
0 |
T137 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T2,T5,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112281857 |
520 |
0 |
0 |
T2 |
337559 |
12 |
0 |
0 |
T3 |
283095 |
0 |
0 |
0 |
T4 |
57009 |
0 |
0 |
0 |
T5 |
480619 |
2 |
0 |
0 |
T6 |
0 |
7 |
0 |
0 |
T7 |
968935 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
5727 |
0 |
0 |
0 |
T15 |
731 |
0 |
0 |
0 |
T16 |
8288 |
0 |
0 |
0 |
T17 |
2930 |
0 |
0 |
0 |
T18 |
791 |
0 |
0 |
0 |
T82 |
0 |
7 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T97 |
0 |
5 |
0 |
0 |
T121 |
0 |
5 |
0 |
0 |
T122 |
0 |
13 |
0 |
0 |
T137 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37225033 |
520 |
0 |
0 |
T2 |
164919 |
12 |
0 |
0 |
T3 |
136304 |
0 |
0 |
0 |
T4 |
53975 |
0 |
0 |
0 |
T5 |
119406 |
2 |
0 |
0 |
T6 |
271369 |
7 |
0 |
0 |
T7 |
161467 |
0 |
0 |
0 |
T8 |
167968 |
0 |
0 |
0 |
T9 |
141245 |
0 |
0 |
0 |
T10 |
0 |
5 |
0 |
0 |
T13 |
3946 |
0 |
0 |
0 |
T14 |
216861 |
0 |
0 |
0 |
T82 |
0 |
7 |
0 |
0 |
T83 |
0 |
4 |
0 |
0 |
T97 |
0 |
5 |
0 |
0 |
T121 |
0 |
5 |
0 |
0 |
T122 |
0 |
13 |
0 |
0 |
T137 |
0 |
12 |
0 |
0 |