Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T13
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T13
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 149455514 612876 0 0
gen_wmask[1].MaskCheckPortA_A 149455514 612876 0 0
gen_wmask[2].MaskCheckPortA_A 149455514 612876 0 0
gen_wmask[3].MaskCheckPortA_A 149455514 612876 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149455514 612876 0 0
T1 114937 832 0 0
T2 11986 248 0 0
T3 295380 0 0 0
T4 33353 832 0 0
T5 46015 832 0 0
T6 3297 832 0 0
T7 26329 832 0 0
T8 172970 832 0 0
T9 54637 832 0 0
T10 0 832 0 0
T13 28211 137 0 0
T14 1475 0 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149455514 612876 0 0
T1 114937 832 0 0
T2 11986 248 0 0
T3 295380 0 0 0
T4 33353 832 0 0
T5 46015 832 0 0
T6 3297 832 0 0
T7 26329 832 0 0
T8 172970 832 0 0
T9 54637 832 0 0
T10 0 832 0 0
T13 28211 137 0 0
T14 1475 0 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149455514 612876 0 0
T1 114937 832 0 0
T2 11986 248 0 0
T3 295380 0 0 0
T4 33353 832 0 0
T5 46015 832 0 0
T6 3297 832 0 0
T7 26329 832 0 0
T8 172970 832 0 0
T9 54637 832 0 0
T10 0 832 0 0
T13 28211 137 0 0
T14 1475 0 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 149455514 612876 0 0
T1 114937 832 0 0
T2 11986 248 0 0
T3 295380 0 0 0
T4 33353 832 0 0
T5 46015 832 0 0
T6 3297 832 0 0
T7 26329 832 0 0
T8 172970 832 0 0
T9 54637 832 0 0
T10 0 832 0 0
T13 28211 137 0 0
T14 1475 0 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T13
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T2,T13
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 110488503 437946 0 0
gen_wmask[1].MaskCheckPortA_A 110488503 437946 0 0
gen_wmask[2].MaskCheckPortA_A 110488503 437946 0 0
gen_wmask[3].MaskCheckPortA_A 110488503 437946 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110488503 437946 0 0
T1 114937 832 0 0
T2 7249 59 0 0
T3 253374 0 0 0
T4 9048 832 0 0
T5 24800 832 0 0
T6 3281 832 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T10 0 832 0 0
T13 24843 65 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110488503 437946 0 0
T1 114937 832 0 0
T2 7249 59 0 0
T3 253374 0 0 0
T4 9048 832 0 0
T5 24800 832 0 0
T6 3281 832 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T10 0 832 0 0
T13 24843 65 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110488503 437946 0 0
T1 114937 832 0 0
T2 7249 59 0 0
T3 253374 0 0 0
T4 9048 832 0 0
T5 24800 832 0 0
T6 3281 832 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T10 0 832 0 0
T13 24843 65 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 110488503 437946 0 0
T1 114937 832 0 0
T2 7249 59 0 0
T3 253374 0 0 0
T4 9048 832 0 0
T5 24800 832 0 0
T6 3281 832 0 0
T7 0 832 0 0
T8 0 832 0 0
T9 0 832 0 0
T10 0 832 0 0
T13 24843 65 0 0
T15 3379 0 0 0
T16 1318 0 0 0
T17 803 0 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T2,T13,T18
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T2,T13,T18
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 38967011 174930 0 0
gen_wmask[1].MaskCheckPortA_A 38967011 174930 0 0
gen_wmask[2].MaskCheckPortA_A 38967011 174930 0 0
gen_wmask[3].MaskCheckPortA_A 38967011 174930 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38967011 174930 0 0
T2 4737 189 0 0
T3 42006 0 0 0
T4 24305 0 0 0
T5 21215 0 0 0
T6 16 0 0 0
T7 26329 0 0 0
T8 172970 0 0 0
T9 54637 0 0 0
T13 3368 72 0 0
T14 1475 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38967011 174930 0 0
T2 4737 189 0 0
T3 42006 0 0 0
T4 24305 0 0 0
T5 21215 0 0 0
T6 16 0 0 0
T7 26329 0 0 0
T8 172970 0 0 0
T9 54637 0 0 0
T13 3368 72 0 0
T14 1475 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38967011 174930 0 0
T2 4737 189 0 0
T3 42006 0 0 0
T4 24305 0 0 0
T5 21215 0 0 0
T6 16 0 0 0
T7 26329 0 0 0
T8 172970 0 0 0
T9 54637 0 0 0
T13 3368 72 0 0
T14 1475 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 38967011 174930 0 0
T2 4737 189 0 0
T3 42006 0 0 0
T4 24305 0 0 0
T5 21215 0 0 0
T6 16 0 0 0
T7 26329 0 0 0
T8 172970 0 0 0
T9 54637 0 0 0
T13 3368 72 0 0
T14 1475 0 0 0
T18 0 1779 0 0
T20 0 2189 0 0
T22 0 223 0 0
T51 0 2580 0 0
T53 0 239 0 0
T54 0 229 0 0
T55 0 68 0 0
T56 0 2255 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%